T-HEAD 800 Series ABI Standards Manual

T-HEAD

Mar 04, 2021
Copyright © 2020 平头哥半导体有限公司，保留所有权利。

本文档的版权属于平头哥半导体有限公司（下称“平头哥”）。本文档仅能分发给：(i) 拥有合法雇佣关系，并需要本文档信息的平头哥员工，或 (ii) 非平头哥组织但拥有合法合作关系，并且其需要本文档信息的合作方。对于本文档，禁止任何在专利、版权或商业秘密过程中，授予或暗示的可以使用该文档。在没有得到平头哥半导体有限公司的书面许可前，不得复制本文档的任何部分，传播、转录、储存在检索系统中或翻译成任何语言或计算机语言。

商标中明

平头哥的 LOGO 和其它所有商标归平头哥半导体有限公司及其关联公司所有，未经平头哥半导体有限公司的书面同意，任何法律实体不得使用平头哥的商标或者商业标识。

注意

您购买的产品、服务或特性等应受平头哥商业合同和条款的约束。本文档中描述的全部或部分产品、服务或特性可能不在您的购买或使用范围之内。除非合同另有约定，平头哥对本文档内容不做任何明示或默示的声明或保证。由于产品版本升级或其他原因，本文档内容会不定期进行更新。除非另有约定，本文档仅作为使用指导，本文档中的所有陈述、信息和建议不构成任何明示或暗示的担保。平头哥半导体有限公司不对任何第三方使用本文档产生的损失承担任何法律责任。

Copyright © 2020 T-HEAD Semiconductor Co., Ltd. All rights reserved.

This document is the property of T-HEAD Semiconductor Co., Ltd. This document may only be distributed to: (i) a T-HEAD party having a legitimate business need for the information contained herein, or (ii) a non-T-HEAD party having a legitimate business need for the information contained herein. No license, expressed or implied, under any patent, copyright or trade secret right is granted or implied by the conveyance of this document. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, translated into any language or computer language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual, or otherwise without the prior written permission of T-HEAD Semiconductor Co., Ltd.

Trademarks and Permissions

The T-HEAD Logo and all other trademarks indicated as such herein are trademarks of Hangzhou T-HEAD Semiconductor Co., Ltd. All other products or service names are the property of their respective owners.

Notice

The purchased products, services and features are stipulated by the contract made between T-HEAD and the customer. All or part of the products, services and features described in this document may not be within the purchase scope or the usage scope. Unless otherwise specified in the contract, all statements, information, and recommendations in this document are provided "AS IS" without warranties, guarantees or representations of any kind, either express or implied. The information in this document is subject to change without notice. Every effort has been made in the preparation of this document to ensure accuracy of the contents, but all statements, information, and recommendations in this document do not constitute a warranty of any kind, express or implied.
1 About this Document
1.1 Abstract ................................................................. 1
1.2 Purpose ..................................................................... 2
1.3 References .............................................................. 2
1.4 Current status and anticipated changes ......................... 2
1.5 Overview ................................................................. 3
  1.5.1 Low-Level Run-Time Binary Interface Standards .......... 3
  1.5.2 Object File Binary Interface Standards ...................... 3
  1.5.3 Source-Level Standards ......................................... 3
  1.5.4 Library Standards ............................................... 4
  1.5.5 Change history ..................................................... 4
2 Lower-level Binary interfaces ........................................... 5
  2.1 Processor Architecture ............................................. 5
    2.1.1 Control Registers in CSKY V2 ............................... 6
    2.1.2 Primary Data Type ............................................. 7
    2.1.3 Composite Data Type .......................................... 9
  2.2 Function Calling Convention ...................................... 11
    2.2.1 Register Assignments ....................................... 11
    2.2.2 Stack Frame Layout ......................................... 12
    2.2.3 Argument Passing ............................................ 14
    2.2.4 Variable Arguments .......................................... 15
    2.2.5 Return Values ................................................ 16
  2.3 Runtime Debugging Support ....................................... 17
    2.3.1 Function Prologues in CSKY V2 ............................ 17
    2.3.2 Stack Tracing .................................................. 18
3 High language Issues ..................................................... 19
  3.1 C preprocessor predefinitions ................................. 19
  3.2 Inline assembly syntax ............................................ 20
### 4 ELF file format

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.1 ELF Header</td>
<td>28</td>
</tr>
<tr>
<td>4.2 Section Layout</td>
<td>31</td>
</tr>
<tr>
<td>4.2.1 Section Alignment</td>
<td>31</td>
</tr>
<tr>
<td>4.2.2 Section Attributes</td>
<td>31</td>
</tr>
<tr>
<td>4.2.3 Special Sections</td>
<td>31</td>
</tr>
<tr>
<td>4.3 Symbol Table Format</td>
<td>33</td>
</tr>
<tr>
<td>4.4 Relocation Information Format</td>
<td>33</td>
</tr>
<tr>
<td>4.4.1 Relocation Fields</td>
<td>33</td>
</tr>
<tr>
<td>4.4.2 Relocation Types</td>
<td>36</td>
</tr>
<tr>
<td>4.5 Program Loading</td>
<td>48</td>
</tr>
<tr>
<td>4.6 Dynamic Linking</td>
<td>50</td>
</tr>
<tr>
<td>4.6.1 Dynamic Section</td>
<td>50</td>
</tr>
<tr>
<td>4.6.2 Global Offset Table</td>
<td>51</td>
</tr>
<tr>
<td>4.6.3 Function Address</td>
<td>51</td>
</tr>
<tr>
<td>4.6.4 Procedure Linkage Table</td>
<td>52</td>
</tr>
<tr>
<td>4.7 PIC Examples</td>
<td>55</td>
</tr>
<tr>
<td>4.7.1 Function prologue for PIC</td>
<td>55</td>
</tr>
<tr>
<td>4.7.2 Date Objects</td>
<td>56</td>
</tr>
<tr>
<td>4.7.3 Function Call</td>
<td>57</td>
</tr>
<tr>
<td>4.7.4 Branching</td>
<td>57</td>
</tr>
<tr>
<td>4.8 Debugging Information Format</td>
<td>58</td>
</tr>
<tr>
<td>4.8.1 DWARF Register Numbers</td>
<td>58</td>
</tr>
</tbody>
</table>

### 5 Runtime library

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.1 Compiler assisted Libraries</td>
<td>62</td>
</tr>
<tr>
<td>5.2 Floating Point Routines</td>
<td>63</td>
</tr>
<tr>
<td>5.2.1 Arithmetic functions</td>
<td>63</td>
</tr>
<tr>
<td>5.2.2 Conversion functions</td>
<td>64</td>
</tr>
<tr>
<td>5.2.3 Comparison functions</td>
<td>65</td>
</tr>
<tr>
<td>5.3 Long Long integer Routines</td>
<td>66</td>
</tr>
<tr>
<td>5.3.1 Arithmetic functions</td>
<td>66</td>
</tr>
<tr>
<td>5.3.2 Comparison functions</td>
<td>67</td>
</tr>
<tr>
<td>5.3.3 Trapping Arithmetic Functions</td>
<td>67</td>
</tr>
<tr>
<td>5.3.4 Bit Operations</td>
<td>67</td>
</tr>
</tbody>
</table>

### 6 Assembly syntax and directives

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>6.1 Section</td>
<td>68</td>
</tr>
<tr>
<td>6.2 Input line lengths</td>
<td>69</td>
</tr>
<tr>
<td>6.3 Syntax</td>
<td>69</td>
</tr>
</tbody>
</table>
6.3.1 Preprocessing ................................................. 70
6.3.2 Symbols ....................................................... 70
6.3.3 Constants ..................................................... 70
6.3.4 Expressions ................................................. 71
6.3.5 Operators and Precedence ................................. 71
6.3.6 Instruction Memonics ....................................... 72
6.3.7 Instruction Arguments ...................................... 72
6.4 Assembler directives .......................................... 73
6.4.1 .align abs-exp [, abs-exp] ................................. 73
6.4.2 .ascii "string" [, "string"] ............................... 74
6.4.3 .asciz "string" [, "string"] ............................... 74
6.4.4 .byte exp [, exp] ............................................ 74
6.4.5 .comm symbol, length [, align] ......................... 74
6.4.6 .data ......................................................... 74
6.4.7 .double float [, float] ..................................... 74
6.4.8 .equ symbol, expression .................................. 74
6.4.9 .export symbol [, symbol] ............................... 75
6.4.10 .fill count [, size [, value]] ......................... 75
6.4.11 .float float [, float] ..................................... 75
6.4.12 .ident "string" ............................................. 75
6.4.13 .import symbol [, symbol] ............................. 75
6.4.14 .literals ..................................................... 75
6.4.15 .lcomm symbol, length [, alignment] ............... 75
6.4.16 .long exp [, exp] ......................................... 76
6.4.17 .section name [, "attributes"] ...................... 76
6.4.18 .short exp [, exp] ........................................ 76
6.4.19 .text ....................................................... 76
6.4.20 .weak symbol [, symbol] ............................... 77
6.5 Pseudo-Instructions ........................................... 77
About this Document

This chapter would be organized with several sections as follows.

- Abstract
- Purpose
- References
- Current status and anticipated changes
- Overview

1.1 Abstract

This manual defines the T-HEAD 800 Series CPU Applications Binary Interface (ABI). T-HEAD 500, 600 and 800 series CPU are developed based on the CSKY architecture, T-HEAD 500 and 600 series are based on CSKY V1, T-HEAD 800 series are based on CSKY V2. So the T-HEAD 800 Series CPU ABI is also called CSKY ABI V2. The ABI consists of a serial of interfaces which the writer of compiler and assembler might follows, as composing tools for the T-HEAD 800 Series CPU architecture. These standard covers several aspects of whole tool chain, varing from run-time to object formats, so as to make sure that different tool chain implementations of the T-HEAD CPU should be compatible and interoperated.

Although compiler supportive routines are provided, this manual does not describe how to write T-HEAD 800 Series CPU development tools, does not define the services provided by an operating system, and does not define a set of libraries. Those tasks must be performed by suppliers of tools, libraries, and operating systems.
Chapter 1. About this Document

1.2 Purpose

The standards only defined in this manual ensure that all components of development tool for T-HEAD 800 Series CPU (do not include T-HEAD 600 Series CPU) should be fully compatible with each other. Fully compatible tools could be interopera ted, thus, making it is possible to select an optimal tool for each part in the chain instead of selecting an entire chain on the basis of overall performance. The Technology Center of T-HEAD Semiconductor Co., Ltd also provide a test suite to verify compliance with published standards.

It is sufficil for developer to follow by this standard. Concretely, the standards ensure that compatible libraries of binary components can be created and maintained. Such libraries make it is possible for developers to synthesize applications from binary components, and can make libraries of common services stored in on-chip ROM available to applications executing from off-chip ROM. With established standards, developer can build up libraries over time with the assurance of continued compatibility.

There are two goals required for implemented to conform to the standard.

• Use of interfaces that allow future optimizations for performance and energy.
  For example, when possible, registers are used to pass arguments, even though always using the stack might be easier. Small programs whose working sets fit into the registers are thus not forced to make unnecessary memory references to the stack just to satisfy the linkage convention.

• Use of interfaces that are compatible with legacy “C” code written for the T-HEAD 800 Series CPU when possible.
  For example, whenever possible, T-HEAD 800 Series CPU rules are used to build an argument list. This not only fits the T-HEAD 800 Series CPU programmer’s expectations, but easily supports

1.3 References

<table>
<thead>
<tr>
<th>Reference</th>
<th>URL</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>GDWARF</td>
<td><a href="http://dwarf.freestandards.org/Dwarf3Std.php">http://dwarf.freestandards.org/Dwarf3Std.php</a></td>
<td>DWARF 3.0, the generic debug</td>
</tr>
<tr>
<td>GLSB</td>
<td><a href="http://www.linuxbase.org/spec/refspecs/gLSBv1.2LinuxStandardBase">http://www.linuxbase.org/spec/refspecs/gLSBv1.2LinuxStandardBase</a></td>
<td>gLSB v1.2 Linux Standard Base</td>
</tr>
<tr>
<td>OpenBSD</td>
<td><a href="http://www.openbsd.org/">http://www.openbsd.org/</a></td>
<td>Open BSD standard</td>
</tr>
<tr>
<td>CSKY ABI V1</td>
<td>[T-HEAD 500 &amp; 600 Series ABI ABI Standards.pdf](T-HEAD 500 &amp; 600 Series ABI ABI Standards.pdf)</td>
<td></td>
</tr>
</tbody>
</table>

1.4 Current status and anticipated changes

1. This manual has been released publicly. This manual is meant to be expandable.
2. Anticipated changes to this document include typographical corrections and clarifications.
3. Additional features about C++ ABI would be appended into this document to reflect improvement in the future.
4. Supporting of PE object file format is anticipated to be added to this manual.
5. The Linux system interface for compiled application programs (The ABI for T-HEAD 800 Series CPU Linux) is anticipated to be added to this manual.

6. TLS for Linux ABI, Thread Local Storage (TLS) is a class of own data (static storage), like stack, would be added.

1.5 Overview

Standards in this manual are intended to preclude creation of incompatible development tools for the T-HEAD 800 Series CPU, by ensuring binary compatibility between:

- Object modules generated by different tool chains
- Object modules and the T-HEAD 800 Series CPU
- Object modules and source level debugging tools

Current definitions include the following types of standards.

1.5.1 Low-Level Run-Time Binary Interface Standards

- Processor specific binary interface, such as the instruction set, representation of primitive data types, and exception handling
- Function calling convention that the method of passing arguments and returning result on calling to another function arguments are passed and results are returned. This manual will specify how the argument should be passed by register or stack slot according to its type.

1.5.2 Object File Binary Interface Standards

- Header convention
- Section layout
- Symbol table format
- Relocation information format
- Debugging information format

1.5.3 Source-Level Standards

- C language, e.g. preprocessor predefines, in-line assembly, and name mapping.
- Assembly, e.g. the syntax and directives.
1.5.4 Library Standards

- Compiler assist libraries, including some library functions supporting operation on floating point and long long integer, for instance, addition of two integer of type long long, etc.

1.5.5 Change history

Table 1.2: Record of Change

<table>
<thead>
<tr>
<th>Revision</th>
<th>Date</th>
<th>Changed by</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>V2.0</td>
<td>2011-12-14</td>
<td>LiChunQiang</td>
<td>First public release used only for T-HEAD 800 Series CPU</td>
</tr>
<tr>
<td>V2.1</td>
<td>2018-04-13</td>
<td>JianpingZeng</td>
<td>Second public release used only for T-HEAD 800 Series CPU</td>
</tr>
<tr>
<td>V2.2</td>
<td>2021-03-04</td>
<td>Qu Xianmiao</td>
<td>Update copyright and fix some writing errors</td>
</tr>
</tbody>
</table>
In order to serve as a well documented index, this chapter would be split into following several different sections.

- Processor Architecture
- Function Calling Convention
- Runtime Debugging Support

### 2.1 Processor Architecture

T-HEAD CSKY series processor is a 32-bit high-performance and low-power embedded processor designed for embedded system or SoC environment. It adopts independently design of architecture and micro-architecture with extensible instruction set, which owns great features, e.g. configurable hardware, re-synthesis, easily integration etc. Additionally, it is excellent in power management. It adopts several strategies to reduce power consumption including statically designed and dynamic power supply management, low voltage supply, entering low power mode and closing internal function modules. Now, CSKY CPU instruction system has two versions:

- CSKY V1
  
  Any CPUs confirmed CSKY V1 Instructions are always 16-bit and are aligned on a 2-byte boundary. There are two sub-serials, T-HEAD 500 & T 600. The serial of T-HEAD 500 include 510, 520, 510(ES), and T-HEAD 600 include 610, 620 and 610(ESM-F). T-HEAD 510 is the first generation of T-HEAD IP. Also T-HEAD 610 is the second generation of T-HEAD IP which is more efficient than 510. 520/620 adds OMFLIP, MAC, MTLO, MTHI, MFHI and MFLO instructions based on 510/610 instruction set.


- CSKY V2
Chapter 2. Lower-level Binary interfaces

The 2nd generation of instruction set of CSKY architecture, which has more power and extensible instructions set than T-HEAD 500 & 600, even though second one is compatible with T-HEAD 500 & 600 in the level of assemble language. T-HEAD 800 Series CPU set is the freely mixture of 32-bit and 16-bit instruction, and it’s alignment boundary is two bytes.

What’s important is:

- Most of 16-bit instructions have been limited to only access 8 of partial general-purpose registers, r0-r7, known as the low registers. A few number of 16-bit instructions have the legal accessibility to the high registers, r8-r15.
- In the most of cases, operations should be accomplished by at least two 16-bit instructions so as to gain more efficiency.

You must note that the CSKY V2 sets are not freely exchangeable with V1.0. Conversely, available function provided by V2.0 is identical to V1.0 for most of applications. So that we strongly recommend that you should make sure you are aware of the generated result of specified application when you use them stimuleously. The two instruction sets differ in how instructions are encoded:

The standards defined in this manual ensure that all parts of development tools for T-HEAD 800 Series CPU (do not include T-HEAD 500 & 600 CPU) would be fully compatible.

### 2.1.1 Control Registers in CSKY V2

The CSKY V2 ABI defines an array of rules illustrating the developer should how to use the 32 general-purpose 32-bit registers of the T-HEAD 800 Series processor. These registers are named r0~r31 or a0~a6/t0~t10/l0~l10/gb/sp/lr. T-HEAD 800 Series Co-processor 0 has up to 32 control registers. These registers are named cr0 through cr31. The control registers are shown in Table 2.1. These control registers can access with mtcr/mfcr instructions.
Table 2.1: CSKY V2 Controls Register

<table>
<thead>
<tr>
<th>Reg</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>cr0</td>
<td>psr, cr0</td>
<td>Processor Status Register</td>
</tr>
<tr>
<td>cr1</td>
<td>vbr, cr1</td>
<td>Vector Base Register</td>
</tr>
<tr>
<td>cr2</td>
<td>epsr, cr2</td>
<td>Shadow Exception PSR</td>
</tr>
<tr>
<td>cr3</td>
<td>fpsr, cr3</td>
<td>Shadow Fast Interrupt PSR</td>
</tr>
<tr>
<td>cr4</td>
<td>epc, cr4</td>
<td>Shadow Exception Program Counter</td>
</tr>
<tr>
<td>cr5</td>
<td>fpc, cr5</td>
<td>Shadow Fast Interrupt PC</td>
</tr>
<tr>
<td>cr6</td>
<td>ss0, cr6</td>
<td>Supervisor Scratch Register</td>
</tr>
<tr>
<td>cr7</td>
<td>ss1, cr7</td>
<td>Supervisor Scratch Register</td>
</tr>
<tr>
<td>cr8</td>
<td>ss2, cr8</td>
<td>Supervisor Scratch Register</td>
</tr>
<tr>
<td>cr9</td>
<td>ss3, cr9</td>
<td>Supervisor Scratch Register</td>
</tr>
<tr>
<td>cr10</td>
<td>ss4, cr10</td>
<td>Supervisor Scratch Register</td>
</tr>
<tr>
<td>cr11</td>
<td>gcr, cr11</td>
<td>Global Control Register</td>
</tr>
<tr>
<td>cr12</td>
<td>gsr, cr2</td>
<td>Global Status Register</td>
</tr>
<tr>
<td>cr13</td>
<td>epidr</td>
<td>Product ID Register</td>
</tr>
<tr>
<td>cr14</td>
<td>cr14</td>
<td>Reserved</td>
</tr>
<tr>
<td>cr15</td>
<td>cr15</td>
<td>Reserved</td>
</tr>
<tr>
<td>cr16</td>
<td>cr16</td>
<td>Reserved</td>
</tr>
<tr>
<td>cr17</td>
<td>cfr</td>
<td>Cache Flush Register</td>
</tr>
<tr>
<td>cr18</td>
<td>ccr</td>
<td>Cache Config Register</td>
</tr>
<tr>
<td>cr19</td>
<td>capr</td>
<td>Cachable and Access Popedom Register(MGU processor only)</td>
</tr>
<tr>
<td>cr20</td>
<td>pacr</td>
<td>Protected Area Config Register(MGU processor only)</td>
</tr>
<tr>
<td>cr21</td>
<td>prsr</td>
<td>Protected Area Select Register(MGU processor only)</td>
</tr>
<tr>
<td>cr22-cr31</td>
<td>cr22-cr31</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

The ABI does not mandate the semantics of the Hardware Accelerator Interface (HAI) because these semantics vary between implementations based on particular chips. CSKY V2 provides instruction encodings to move, load, and store values for up to other 15 co-processors (except for co-processor 0).

### 2.1.2 Primary Data Type

The CSKY V2 works with the following raw data types:

1. unsigned byte of eight bits
2. unsigned halfword of 16 bits
3. unsigned word of 32 bits
4. signed byte of eight bits
5. signed halfword of 16 bits
6. signed word of 32 bits
As the listed above, the data size could be 8-bit bytes, 16-bit halfwords and 32-bit words. The mapping between these data types and the C language fundamental data type is shown in Table 2.2.

Table 2.2: Mapping of C Fundamental Data Types to the CSKY V2

<table>
<thead>
<tr>
<th>Fundamental Data Types</th>
<th>ANSI C</th>
<th>Size(byte)</th>
<th>Align</th>
<th>CSKY V2</th>
</tr>
</thead>
<tbody>
<tr>
<td>char</td>
<td></td>
<td>1</td>
<td>1</td>
<td>unsigned byte</td>
</tr>
<tr>
<td>unsigned char</td>
<td></td>
<td>1</td>
<td>1</td>
<td>unsigned byte</td>
</tr>
<tr>
<td>signed char</td>
<td></td>
<td>1</td>
<td>1</td>
<td>signed byte</td>
</tr>
<tr>
<td>short</td>
<td></td>
<td>2</td>
<td>2</td>
<td>signed halfword</td>
</tr>
<tr>
<td>unsigned short</td>
<td></td>
<td>2</td>
<td>2</td>
<td>unsigned halfword</td>
</tr>
<tr>
<td>signed short</td>
<td></td>
<td>2</td>
<td>2</td>
<td>signed halfword</td>
</tr>
<tr>
<td>long</td>
<td></td>
<td>4</td>
<td>4</td>
<td>signed word</td>
</tr>
<tr>
<td>unsigned long</td>
<td></td>
<td>4</td>
<td>4</td>
<td>unsigned word</td>
</tr>
<tr>
<td>signed long</td>
<td></td>
<td>4</td>
<td>4</td>
<td>signed word</td>
</tr>
<tr>
<td>int</td>
<td></td>
<td>4</td>
<td>4</td>
<td>signed word</td>
</tr>
<tr>
<td>unsigned int</td>
<td></td>
<td>4</td>
<td>4</td>
<td>unsigned word</td>
</tr>
<tr>
<td>signed int</td>
<td></td>
<td>4</td>
<td>4</td>
<td>signed word</td>
</tr>
<tr>
<td>enum</td>
<td></td>
<td>4</td>
<td>4</td>
<td>signed word</td>
</tr>
<tr>
<td>pointer</td>
<td></td>
<td>4</td>
<td>4</td>
<td>unsigned word</td>
</tr>
<tr>
<td>long long</td>
<td></td>
<td>8</td>
<td>8</td>
<td>signed word[2]</td>
</tr>
<tr>
<td>unsigned long long</td>
<td></td>
<td>8</td>
<td>8</td>
<td>unsigned word[2]</td>
</tr>
<tr>
<td>float</td>
<td></td>
<td>4</td>
<td>4</td>
<td>unsigned word</td>
</tr>
<tr>
<td>double</td>
<td></td>
<td>8</td>
<td>8</td>
<td>unsigned word[2]</td>
</tr>
<tr>
<td>long double</td>
<td></td>
<td>8</td>
<td>8</td>
<td>unsigned word[2]</td>
</tr>
</tbody>
</table>

Memory access to unsigned byte-sized data is directly supported through both ld.b (load byte) and st.b (store byte) instruction. Signed byte-sized access requires a sextb (sign extension) instruction after the ld.b. Alternatively, memory access to signed byte-sized data can be directly supported through the ld.bs (load byte) and st.bs (store byte) instructions. Access to unsigned halfword-sized data is directly supported through the ld.h (load halfword) and st.h (store halfword) instructions. Signed halfword access requires a sexth (sign extension) instruction after the ld.h. In the other hand, memory access to signed halfword-sized data can be directly supported through the ld.hs (load byte) and st.hs (store byte) instructions. Memory access to word-sized data is supported through ld.w (load word) and st.w (store word) instruction. Also, ld.w suffices for both signed and unsigned word access because the operation sets all 32 bits of the loaded register.

Figure 2.1: Data layout in memory
CSKY V2 supports standard two’s complement data formats. The operand size for each instruction is either explicitly encoded in the instruction (load/store instructions) or implicitly defined by the instruction operation (index operations, byte extraction). Typically, instructions operate on all 32 bits of the source operand(s) and generate a 32-bit result.

T-HEAD 800 Series CPU memory might be working in big endian or little endian byte ordering depending on the processor configuration (see Figure 2-1 Data Organization in Memory). When configured with big endian mode (by default), the most significant byte (byte 0) of word 0 is located at address 0. For little endian mode, the most significant byte of word 0 is located at address 3. Any data of primitive type is always naturally aligned in memory, i.e., a long is 4-byte aligned, a short is 2-byte aligned.

Within registers, bits are numbered within a word starting with bit 31 as the most significant bit (see Figure 2-2 Data Organization in Registers). By convention, byte 0 of a register is the most significant byte regardless of Endian mode. This is only an issue when executing the xtrb[0-3] instructions.

The T-HEAD 800 Series processor currently does not support the long long int data type with 64-bit operations. However, compliant compilers must emulate the data type. The long long int data type, both signed and unsigned, is eight bytes in length and 4-byte aligned.

Requiring long long int support as part of the ABI insures that the feature will exist in all tool chains, so that application developers can depend on its existence. Because T-HEAD 800 Series processor can only hold a 32 bits data in a register, long long or double must be held in two registers (like r1, r2), and the most significant word of long long or double always is held in the upper register (like r2), the other word is held in the lower register (like r1) for big endian or little endian. When storing in memory, the most significant word of long long or double always is held in the upper address, the other word is held in the lower address for big endian or little endian. The T-HEAD 800 Series processor currently support floating point data with coprocessor FPU. Compliant compilers must support its use. The floating point format to be used is the IEEE standard for float and double data types. Supporting for the long double data type is optional but must conform to the IEEE standard format when provided. Alignments are specifically chosen to avoid the possibility of access faults in the middle of an instruction (with the exception of load/store multiple).

### 2.1.3 Composite Data Type

There is no two same leaf in the world, compound data types, such as array, structure, union, and bit fields, have different alignment characteristics. Arrays have the same alignment as their individual elements. Unions and structures have the most restrictive alignment of their members. A structure containing a char, a short, and an int must have 4-byte alignment to match the alignment of the int field. In addition, the size of a union or structure must be an integral multiple of its alignment. Padding must be applied to the end of a union or structure to make its size a multiple of the alignment. Members must be aligned within a union or structure according to their type; padding must be introduced between members as necessary to meet this alignment requirement. Bit fields cannot exceed 32 bits nor can they cross a word (32 bit) boundary. Bit fields of signed short and unsigned short type are further restricted to 16 bits in size and cannot cross 16-bit boundaries. Bit fields of signed char and unsigned char types are further restricted to eight bits in size and cannot cross 8-bit boundaries. Zero-width bit fields pad to the next 8, 16, or 32 bit boundary for char, short, and int types respectively. Outside
of these restrictions, bit fields are packed together with no padding in between. Bit fields are assigned in big-endian order, i.e., the first bit field occupies the most significant bits while subsequent fields occupy lesser bits. Unsigned bit fields range from 0 to $2^{w} - 1$ where $w$ is the size in bits. Signed bit fields range from $-2^{w} - 1$ to $2^{w} - 1$. Plain int bit fields are unsigned. Bit fields impose alignment restrictions on their enclosing structure or union. The fundamental type of the bit field (e.g., char, short, int) imposes an alignment on the entire structure. In the following example, the structure more has 4-byte alignment and will have size of four bytes because the fundamental type of the bit fields is int, which requires 4-byte alignment. The second structure, less, requires only 1-byte alignment because that is the requirement of the fundamental type (char) used in that structure. The alignments are driven by the underlying type, not the width of the fields. These alignments are to be considered along with any other structure members. Struct careful requires 4-byte alignment; its bit fields only require 1-byte alignment, but the field fluffy requires 4-byte alignment.

```c
struct more
{
  int first:3;
  unsigned int second:8;
};

struct less
{
  unsigned char third:3;
  unsigned char fourth:8;
};

struct careful
{
  unsigned char third:3;
  unsigned char fourth:8;
  int fluffy;
};
```

Each field of structure or union starts on the next possible suitably aligned boundary for their data type. For non-bit fields, this is a suitable byte alignment. Specially, bit field begin at the next available bit offset with the following exception: the first bit field after a non-bit field member will be allocated on the next available byte boundary. In the following example, the offset of the field “c” is one byte. The structure itself has 4-byte alignment and is four bytes in size because of the alignment restrictions introduced by using the “int” underlying data type for the bit field.

```c
struct s
{
  int bf:5;
  char c;
};
```

This act behaves as same as the rules defined by UNIX System V Release 4 ABIs.
Chapter 2. Lower-level Binary interfaces

2.2 Function Calling Convention

2.2.1 Register Assignments

2.2.1.1 General Registers

In Table 2.4, showing the required register mapping for function calls. Some registers, such as the stack pointer, have specific purposes, while others are used for local variables, or to transit function call arguments and return values.

Certain registers are bound to their purpose because specific instructions use them. For instance, subroutine call instructions write the return address into r15. The instructions used to save and restore registers on entry and exit from a function use r14 as a base register, making it most appropriate for the stack pointer register.

Reference to “Argument Passing” and “Return Values” section for the detailed illustration of how arguments are passed or how the compiler handle the return value.

<table>
<thead>
<tr>
<th>Register Use Convention</th>
<th>Name</th>
<th>Software name</th>
<th>Usage</th>
<th>Cross-Call Status</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>r0-r1</td>
<td>a0-a1</td>
<td>Argument Word 1-2/Return Address</td>
<td>Destroyed</td>
</tr>
<tr>
<td></td>
<td>r2-r3</td>
<td>a2-a3</td>
<td>Argument Word 3-4</td>
<td>Destroyed</td>
</tr>
<tr>
<td></td>
<td>r4-r11</td>
<td>l0-l7</td>
<td>Local</td>
<td>Destroyed</td>
</tr>
<tr>
<td></td>
<td>r12-r13</td>
<td>l0-l7</td>
<td>Temporary registers used for expression evaluation</td>
<td>Destroyed</td>
</tr>
<tr>
<td></td>
<td>r14</td>
<td>sp</td>
<td>stack pointer</td>
<td>Preserved</td>
</tr>
<tr>
<td></td>
<td>r15</td>
<td>lr</td>
<td>link</td>
<td>Preserved</td>
</tr>
<tr>
<td></td>
<td>r16-r17</td>
<td>l8-l9</td>
<td>Local</td>
<td>Preserved</td>
</tr>
<tr>
<td></td>
<td>r18-r25</td>
<td>t2-t9</td>
<td>Temporary registers used for expression evaluation</td>
<td>Destroyed</td>
</tr>
<tr>
<td></td>
<td>r26</td>
<td>r26</td>
<td>Linker register</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>r27</td>
<td>r27</td>
<td>Assembler register</td>
<td>reserved</td>
</tr>
<tr>
<td></td>
<td>r28</td>
<td>rdb/rgb</td>
<td>Data section base address /GOT based Address for PIC</td>
<td>reserved/Perserved</td>
</tr>
<tr>
<td></td>
<td>r29</td>
<td>rtb</td>
<td>Text section base address</td>
<td>reserved</td>
</tr>
<tr>
<td></td>
<td>r30</td>
<td>r30/svbr</td>
<td>Handler Base address</td>
<td>reserved</td>
</tr>
<tr>
<td></td>
<td>r31</td>
<td>tls</td>
<td>TLS register</td>
<td>reserved</td>
</tr>
<tr>
<td></td>
<td>pc</td>
<td>pc</td>
<td>Program counter can’t be accessed directly by instructions</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>hi</td>
<td>hi</td>
<td>Multiply special register. Holds the most significant 32 bits of multiply</td>
<td>Destroyed</td>
</tr>
<tr>
<td></td>
<td>lo</td>
<td>lo</td>
<td>Multiply special register. Holds the least significant 32 bits of multiply</td>
<td>Destroyed</td>
</tr>
</tbody>
</table>
2.2.1.2 Float Point Registers

The CSKY V2 provides instruction encodings to move, load, and store values for up to 16 co-processors. Co-processor 1 adds 16 32/64/128-bit floating-point general registers for single / double / SIMD double.

Floating-point data representation is that specified in IEEE Standard for Binary Floating-Point Arithmetic, ANSI/IEEE Standard 754-1985. Table 2.5 Registers describes the conventions for using the floating-point registers.

<table>
<thead>
<tr>
<th>Name</th>
<th>Usage</th>
<th>Cross-Call status</th>
</tr>
</thead>
<tbody>
<tr>
<td>fr0</td>
<td>Argument Word 1/Return Address</td>
<td>Destroyed</td>
</tr>
<tr>
<td>fr1-fr3</td>
<td>Argument Word 2-4</td>
<td>Destroyed</td>
</tr>
<tr>
<td>fr4-fr7</td>
<td>Temporary registers</td>
<td>Destroyed</td>
</tr>
<tr>
<td>fr8-fr15</td>
<td>Local registers</td>
<td>Preserved</td>
</tr>
</tbody>
</table>

2.2.1.3 Cross-Call Lifetimes

The 32 general-purpose registers are split between those preserved and those destroyed across function calls. This balances the need for callers to keep values in registers across calls against the need for simple leaf subroutines to perform operations without allocating stack space and saving registers. The preserved registers are called non-volatile registers. The registers that are destroyed are called volatile registers. Registers r4 through r7 are preserved because some 16-bit instructions can only access r0-r7 registers, so we can have a high performance and code density with 16-bit instructions.

The called subroutine can use any of the argument and scratch registers without concerning for restoring their values. Preserved registers must be saved before being used and restored before returning to the caller. While the called function is not specifically required to save and restore r15. On entry to functionr15 usually contains the return address, so that it’s value should be written into stack slot for making suring that the program can find the target address after callee is finished. The caller must preserve any essential data stored in argument and scratch registers. Data in these registers does not survive across function calls.

There is no register dedicated as a frame pointer. For non-alloca() functions, the frame pointer can always be expressed as an offset from the stack pointer. For alloca() functions and functions with very large frames, a frame pointer can be synthesized into one of the non-volatile registers.

Eliminating the dedicated frame pointer makes another register available for general use, with a corresponding improvement in generated code. This affects stack tracing for debugging. See 2.3 Runtime Debugging Support for additional information.

2.2.2 Stack Frame Layout

The stack pointer points to the bottom (low address) of the stack frame. Space at lower addresses than the stack pointer is considered invalid and may actually be unaddressable. The stack pointer value must always be a multiple of eight.

As the Stack Frame Layouts depicted, First() calls Second() which calls Third() shows typical stack frames for three functions, indicating the relative position of local variables, parameters, and return address. The outbound argument overflow must be located at the bottom (low address) of the frame. Any incoming argument spill generated for vararg and stdarg processing must be at the top (high address) of the frame. Space allocated by Alloc() must reside between the outbound argument overflow and local variable area.
The caller must store argument variables that do not fit in the argument registers in the outbound argument overflow area. If all outbound arguments fit in registers, this area is not required. A caller may allocate a succession of argument overflow space sufficient for the worst-case call, use portions of it as necessary, and not change the stack pointer between calls. The caller must reserve stack space for return variables that do not fit in the first two argument registers (e.g., structure returns). This return buffer area is typically adjacent to the local variables. Note that only in the function return structure value, this space would be allocated.

The caller may store the return address (r15) and the content of other local registers in the register save area upon entry to the called subroutine. If a called routine does not modify local variables (including r15), this area is not required.

Local variables that do not fit into the local registers are allocated in the Local Variable area of the stack. If there are no such variables, this area is not required. Beyond these requirements, a routine is free to manage its stack frame.

### 2.2.2.1 Extending the Stack

Stack maintenance is the responsibility of system software. In some environments, it may be beneficial for compiler to probe the stack as they extend it in order to allow memory protection hardware to provide "guard pages".
2.2.3 Argument Passing

The T-HEAD 800 Series CPU uses four registers (r0–r3) to pass the first four words of arguments from the caller to the called routine. If additional argument space is required, the caller is responsible for allocating this space on the stack. This space (if needed by a particular caller) is typically allocated upon entry to a subroutine, reused for each of the calls made from that subroutine that have more arguments than fit into the four registers used for subroutine calls, and deallocated only at the caller’s exit point. All argument overflow allocation and deallocation is the responsibility of the caller.

At entry to a subroutine, the first word of any argument overflow can be found at the address contained in the stack pointer. Subsequent overflow words are located at successively larger addresses.

2.2.3.1 Scalar Arguments

Arguments are passed using registers r0 through r3, with no more than one argument assigned per register. Argument values that are smaller than a 32-bit register occupy a full register.

In addition, small argument values are right justified and possibly extended within the register. Small signed arguments (e.g., shorts) are sign extended; small unsigned arguments (e.g., unsigned shorts) are zero extended, while other small values (e.g., structures of less than four bytes) are not extended, leaving the upper bits of the register undefined. The caller is responsible for sign and zero extensions. Small arguments that are passed via the argument overflow mechanism are placed in the overflow word with the same orientation they would have if passed in a register; a char is passed in the low-order byte of an overflow word. Such small overflow arguments need not be sign extended within the argument word as they would be if passed in a register. Arguments larger than a register must be assigned to multiple argument registers as long as there are argument registers available. Arguments that would be aligned on 4-byte boundaries in memory (double, long double, long long, or structures or unions containing a double, long double or long long) can begin in any numbered register. Once all the argument registers are used, or if there are not enough registers left to hold a large argument, the argument and any subsequent arguments must be placed in the overflow area described above.

Large arguments can be split in register and in the overflow area when there are too few argument registers to hold the entire argument.

The caller is responsible for allocating argument overflow space and for deallocating any space needed for argument overflow. The only argument space that may be allocated or deallocated by the called routine is space used to place the register arguments in memory. This may be necessary for stdargs or structure parameters. Alignment is forced for atomic data types; fundamental data types are not split.

2.2.3.2 Structure Arguments

Structures passed as arguments can be partially or wholly passed through the argument registers. A structure argument may overflow onto the stack only when all argument registers are full. In these cases, the caller must adjust the stack pointer to allocate the overflow area.

Structure arguments that are smaller than 32 bits have their value right justified within the argument register. The unused upper bits within the register are undefined.

Structure arguments larger than 32 bits are packed into consecutive registers. Structures that are not integral multiples of 32 bits in size have their final bits left justified within the appropriate register. This allows those bits to be stored with a 32-bit operation and be adjacent to the preceding portion of the structure.
2.2.4 Variable Arguments

The stdarg C macros provide with a mechanism to handle variable length argument lists. The caller might not know whether the called function handles variable arguments, so the called routine is responsible for handling the access to variable argument lists.

2.2.4.1 Spilling Register Arguments

Variable argument lists are most easily handled by spilling one or more of the register arguments so that they are adjacent to any overflow arguments that are on the stack at function entry.

The typical sequence should extend the stack several words, spill the argument registers after the last named argument into this space, and then proceed with the normal prologues to allocate a stack frame and save any non-volatile registers. The stdarg macros can use the address of the first stored argument register for the va_start macro. The va_arg macro advances this pointer by an amount appropriate to the size of the type specified.

2.2.4.2 Legacy Code Compatibility

The T-HEAD 800 Series CPU linkage convention provides with a way for variable argument lists to be handled in a way that is compatible with legacy C code written for processors where the entire argument list is passed in memory.

The legacy behavior might wastes more instructions, stack slots, and memory references than required by strict interpretation of the ANSI C standards. Tool generators must provide with this legacy behavior as an option. It is not required as a default behavior.

To obtain compatibility, the called function must spill all the argument registers, rather than just those beyond the registers that hold the named arguments. This is more pessimistic than required for the stdarg definitions, but gain the most compatibility.

Spilling is triggered for functions that take the address of any of their arguments. This allows non-standard varargs code (C code that works on processors with all arguments passed in memory) to run on the T-HEAD 800 Series CPU.

The spilled arguments are a snapshot of their values at the time the function is entered. This requirement does not force the compiler to generate code that keeps the “live” value of the parameters in memory. For example, the following would not be required to print out the value “4”.

```c
void func(int a, int b, int c, ...)
{
    int *ip = 0;
    use(c);
    ip = &b;
    ip++;
    *ip = 4;
    printf("c now has value %d\n", c);
}
```

The compiler is free to keep the value of c in different location, either register or stack slot. The only requirement is to save a snapshot of the parameter passing registers (e.g., r0 through r3) during the function prologue.
2.2.5 Return Values

2.2.5.1 Scalar Values

Subroutines return values in the argument registers. Return values smaller than 32 bits occupy a full register. These must be right justified and zero or sign extended to 32 bits before return (refer to “Scalar Arguments”). Return values of 32 bits or fewer are returned in register r0.

Return values between 33 and 64 bits are returned in the register pair r0/r1. The portion of the data that would reside at a lower address if stored in memory is in r0. For example, r0 would contain the most significant 32 bits of the long long data type.

Return values larger than eight bytes are treated as structure return values and are returned through memory. The return value is placed in a caller-supplied buffer. The buffer address is passed from the caller to the called routine as a hidden first argument in register r0.

2.2.5.2 Structure Values

Structures can be returned in one of two ways. Small structures (eight bytes or fewer) are returned in the register pair r0/r1. If the structure consists of four or fewer bytes, the value is returned in r0, right justified. This matches the way it would be justified when passed as an argument. If the structure consists of five to eight bytes, the first four bytes are returned in r0 and the trailing portion of the structure is returned left justified in r1.

This alignment is chosen to generate good code for code sequences such as

\[
\text{wom}(\ldots, \text{bat}(), \ldots)
\]

where wom takes a structure argument of the same type returned by bat. The only work required is to perhaps change registers if the call to wom has the structure in some place other than r0/r1.

Structures larger than eight bytes are placed in a buffer provided by the caller. The caller must provide with a buffer with sufficient size. The buffer is typically allocated on the stack, in order to provide re-entrancy and to avoid any race conditions where a static buffer may be overwritten. The address of the buffer is passed to the called function as a hidden first argument and assigned in register r0. The normal arguments start in register r1 instead of in r0, restricted by as same constraints as fundamental data type.

The caller must provide this buffer for large structures even when the caller does not use the return value (e.g., the function was called to achieve a side-effect). The called routine can thus assume that the buffer pointer is valid and need not validate the pointer value passed in r0.

When r0 is used to pass a buffer address, the called routine must preserve the value passed through r0. The caller can thus assume that r0 is preserved when the buffer address of a large structure is passed in r0. This is similar to the way where strcat and memcpy return their respective destination addresses.

In general, the temporary buffer, used for such structure returns, is immediately used as a source for a memcpy to a final destination. For example, the sequence

```
struct s {...}s, sfunc();
s = sfunc();
```

will often be compiled with sfunc returning into a temporary buffer, which is immediately copied into s. Although the caller must know the address of the temporary buffer so as to supply it for the called routine, the address need not be recalculated. In turn, the
called routine can use the address to copy the results into the temporary buffer using memcpy, which returns the destination address (e.g., r0 has the desired value), or passes it to in-line code which uses r0 as a base register.

2.3 Runtime Debugging Support

It is one of the most difficult for T-HEAD 800 Series CPU to trace stack. Tracing is complicated because the linkage convention does not mandate a frame pointer register and does not provide with any back-chain construct. This section describes rules for generating function prologues that can be easily decoded by a debugger to determine the size of a stack frame, the location of the return address, and the location of any saved non-volatile registers.

2.3.1 Function Prologues in CSKY V2

Function prologues acquire stack space needed by the function to store local variables. This includes space the function uses to save non-volatile registers. Prologue instruction sequences can take a number of forms. A set of working assumptions about function prologues follows.

The function prologue is the only place in the function that acquires stack space, other than later calls to alloca().

The function prologue uses only the following classes of instructions.

\[
\begin{align*}
& \text{subi } sp, \text{ imm } \text{(Note that this might appear multiple times in a prologue)} \\
& \text{subi } sp, \text{ rx } \\
& \text{push} \\
& \text{st.w } \text{rx}, \text{(sp, disp)} \\
& \text{mov } \text{rn}, \text{ sp}
\end{align*}
\]

This is optional support for traceback through alloca() using functions, and also marks the final instruction in the prologue.

The function prologue is organized roughly as:

- If stdarg, acquire space to store volatile registers; store volatile registers.
- Acquire space to store non-volatile registers.
- Store non-volatile registers that may be modified in this function.
- Acquire any additional stack space required. This space acquisition might be folded in with earlier ones if the total space allocated is no more than 32 bytes.
- If needed in this function, copy the stack pointer into one of the non-volatile registers to act as a frame pointer.
- Larger frames should allocate the register save space and then allocate the remainder of the required stack space rather than perform a single large stack acquisition. If the stack is acquired in a single allocation before the non-volatile registers are saved, then another base register is needed to reach the location for the stored registers. The prologue recognition code in the debugger does not recognize using alternate base registers to store the non-volatile registers as being part of the prologue.

This sequence allows the stack pointer to be modified several times.
2.3.2 Stack Tracing

Stack tracing for the T-HEAD 800 Series CPU depends on the ability to determine the entry point for a function, given a PC value in that function. Since there are no unique prologue-only patterns in the instruction stream that can be identified by scanning backwards from the current PC. So a symbol table for the executable file must be present. The symbols need not be complete DWARF information.

Placing a specific byte pattern just before the prologue is not sufficient to identify the beginning of a function because the pattern can also appear within the body of the function as part of a literal table. In code-size sensitive environments, the extra space consumed by such a byte pattern is undesirable.

The stack tracing code iteratively performs the following:

1. Get the current PC.
2. Find the beginning of the containing function. Stop if this can’t be determined.
3. Decode the prologue starting at the function’s entry.
4. Determine the “top of frame” from the framesize information described in the prologue. This is either an adjustment to the stack pointer or a “pseudo-frame pointer” if the prologue ends with a frame pointer generating instruction.
5. Recover stored non-volatile registers based on the offsets described in the prologue. Repeat for the next frame.
This chapter would be divided into several sections to be illustrated as follows.

- C preprocessor predefinitions
- Inline assembly syntax
- Name mapping

### 3.1 C preprocessor predefinitions

All C language compilers must define such symbol related to T-HEAD CSKY series CPU, `__CKCORE__`, `__CSKY__`, and `__csky__` with the value “1” to indicate that the compiler targets the T-HEAD 500 & 600 series processor, and the value “2” to indicate that the compiler targets the T-HEAD 800 series processor. `__CSKYABI__`, `__cskyabi__` with the value “1” to indicate that the compiler targets the CSKY ABI V1, and the value “2” to indicate that the compiler targets the CSKY ABI V2.

When big endian was configured in target machine, all C language compilers must define the symbol `__BIG_ENDIAN__`, or symbol `__LITTLE_ENDIAN__`. 
Chapter 3. High language Issues

3.2 Inline assembly syntax

3.2.1 Overview

When developing for the special applications or taking the advantage of recently advanced instructions which temporally can’t be generated by compiler, it is needed to cast our sight to the assembly language. With assistant of assembly code, developer can operate the lower level registers or instructions. This is mechanism named of Inline Assembly provided by GNU extension to normal C standard. Also, T-HEAD 800 series compiler supports this beneficial feature based on GCC (GNU compiler collection).

Inline assembly is important primarily because of its ability to operate and make its output visible on C variables. Because of this capability, “asm” works as an interface between the assembly instructions and the “C” program that contains it.

3.2.2 Basic usage

Format of basic inline assembly is very much straightforward. Its basic form is,

```
asm("assembly");
```

Example for CSKY V2 is as follow.

```
/* move content of r1 to r0. */
asm("mov r0, r1"); /* move 0x2 to r2. */
__asm__("movi r2, 0x2");
```

You might have noticed that here I’ve used asm and __asm__. Both are valid. We can use __asm__ if the keyword asm conflicts with something in our program. If we have more than one instructions, we write one per line in double quotes, and also suffix a ‘n’ and ‘t’ to the instruction, since compiler sends each instruction as a string to assembler and by using the newline&split;tab we send correctly formatted lines to the assembler. The example used for illustrating this as follows.

```
__asm__ ("mov r8, r0\n\t"  
"mov r1, r9\n\t"  
"stw r1, (r8,4)\n\t");
```

If in our code we touch (ie, change the contents) some registers and return from asm without fixing those changes, something bad is going to happen. This is because compiler have no idea about the changes in the register contents and this leads us to trouble, especially when compiler makes some optimizations. It will suppose that some register contains the value of some variable that we might have changed without informing compiler, and it continues like nothing happened. What we can do is either use those instructions having no side effects or fix things when we quit or wait for something to crash. This is where we want some extended functionality. Extended asm provides us with that functionality.
3.2.3 Extended asm

In basic inline assembly, we had only instructions. In extended assembly, we can also specify the operands. It allows us to specify the input registers, output registers and a list of clobbered registers. It is not mandatory to specify the registers to use, we can leave that head ache to compiler and that probably fit into compiler’s optimization scheme better. Anyway the basic format is.

```asm
{ assembler template
  : output operands /* optional */
  : input operands /* optional */
  : list of clobbered registers /* optional */
};
```

The assembler template consists of assembly instructions. Each operand is described by an operand-constraint string followed by the C expression in parentheses. A colon separates the assembler template from the first output operand and another separates the last output operand from the first input, if any. Commas separate the operands within each group. The total number of operands is limited to ten or to the maximum number of operands in any instruction pattern in the machine description, whichever is greater.

If there are no output operands but there are input operands, you must place two succensive colons as the placeholder at where the output operands would go. For instance,

```asm
("cmpei %0, 0\n\t" "bt 1\n\t" "stw %0, (%1, 0)"
"1:\n\t"
 : /* no output registers */
 : "r" (count), "r"(dest)
 : "memory"
 );
```

The above inline fills if :math: count\neq 0, store count into the memory which dest point to. It also inform compiler the contents of memory is changed. The following example will be served as role for expositing it more clearer.

```int
a=10, b;
asm ("mov r1, %1
    mov %0, r1"
    :"r"(b) /* output */
    :"r"(a) /* input */
    :"r1" /* clobbered register */
);```

Here what we did is taking the value of ‘a’ from ‘b’ through using assembly instructions. Some interesting points are as follows.

- “b” is the output operand, referred to by %0 and “a” is the input operand, referred to by %1.
- “r” is a constraint on the operands. We’ll see constraints in detail later. For the time being, “r” says to COMPILER to use any register for storing the operands. output operand constraint should have a constraint modifier “=”. And this modifier says that it is the output operand and is write-only.
Chapter 3. High language issues

- There are two %’s prefixed to the register name. This helps COMPILER to distinguish between the operands and registers. Operands have a single % as prefix.

- The clobbered register r1 after the third colon tells compiler that the value of r1 would to be modified inside “asm”, so compiler shouldn’t use this register to store any other value.

When the execution of “asm” is complete, “b” will reflect the updated value, as it is specified as an output operand. In other words, the change of “b” inside “asm” is supposed to be reflected outside the “asm”.

3.2.3.1 Assembler Template

This section will uses some detailed description to explain the inline assembly grammar, e.g. either each instruction in inline assembly or all instructions respectively enclosed by double quotes. Also, each instruction should end with a delimiter, for instance, newline(n) or semicolon(;), ‘n’ may be followed by a tab(t). Operands corresponding to the C expressions are represented by %0, %1 … etc.

3.2.3.2 Operands

C expressions serve as a role for giving operands for the assembly instructions inside “asm”. Each operand is written as first an operand constraint in double quotes. For output operands, there’ll be a constraint modifier also within the quotes and then follows the C expression which stands for the operand.

“constraint” (C expression) is the general form. For output operands an additional modifier will be there. Constraints are primarily used to decide the address mode for operands. They are also used for specifying how the registers would be used.

If there are more than one operands, a comma should be introduced to separate them.

In the assembler template, each operand is referenced by number. We might use following rule to number all operands (including input operands and output operands). By assuming there are n operands, then the number of each output operand will be numbered as zero with step 1 in ascending order, and the last input operand is numbered as n-1.

Unlike input operands are not restricted, output operand expressions must be values. They may be expressions. The extended asm feature is usually used for machine instructions which the compiler itself does not know as existing ;-) ). If the output expression cannot be directly addressed (for example, it is a bit-field), our constraint must allow a register. In that case, compiler will use the register as the output of the asm, and then store that register contents into the output.

As stated above, ordinary output operands must be write-only; compiler will assume that the values in these operands before the instruction are dead and need not be generated. Extended asm also supports input-output or read-write operands.

So now we can concentrate on some examples. We want to add a number by 5. For that we use the instruction add.

```
asm ("mov %0, %1\n\tcmplt %0, %0\n\taddc %0, 5"
    : "=r" {five_times_x}
    : "r" (x)
);
```

Here our input is ‘ x’. We didn’t specify which register to be used. compiler will choose some register for input, one for output and does what we desired. If we want the input and output to reside in the same register, we can tell compiler how to do so. Here we use those types of read-write operands. By specifying proper constraints, here we do it.
Now the input and output operands are reside in the same register. But we don’t know which register.

In all the two examples above, we didn’t put any register to the clobber list. why? In the first two examples, COMPILER decides the registers and it knows what changes happen.

### 3.2.3.3 Clobber List

Some instructions clobber some hardware registers. We have to list those registers in the clobber-list, ie the field after the third ‘:’ in the asm function. This is to inform compiler that we will use and modify them ourselves. So compiler will not assume that the values it loads into these registers will be valid. We shouldn’t list the input and output registers in this list. Because, compiler knows that “asm” uses them (because they are specified explicitly as constraints). If the instructions use any other registers, implicitly or explicitly (and the registers are not present either in input or in the output constraint list), then those registers have to be specified in the clobbered list.

If our instruction can alter the condition code register, we have to add “cc” to the list of clobbered registers.

If our instruction modifies memory in an unpredictable fashion, add “memory” to the list of clobbered registers. This will cause compiler to not keep memory values cached in registers across the assembler instruction. We also have to add the volatile keyword if the memory affected is not listed in the inputs or outputs of the asm.

We can read and write the clobbered registers as many times as we like. Consider the example of multiple instructions in a template; it assumes the subroutine _foo_ accepts arguments in registers r1 and r2.

```asm
asm ("cmp% $0, $0\n\t"
     "add% $0, 5"
     : "=r" (five_times_x)
     : "0" (x)
 );
```

### 3.2.3.4 Volatile

If you are familiar with kernel sources or some beautiful code like that, you must have seen many functions declared as volatile or __volatile__ which follows an asm or __asm__.

If our assembly statement must execute where we put it, (i.e. must not be moved out of a loop as an optimization), putting the keyword volatile after asm and before the ()’s. So as to keep it from moving, deleting and all, we declare it as.

```asm
asm volatile ( ... : ... : ... : ...);
```
Use `__volatile__` when we have to be very much careful.

If our assembly is just for doing some calculations and doesn’t have any side effects, it’s better not to use the keyword `volatile`. Avoiding it helps compiler in optimizing the code and making it more beautiful.

In the section Some Useful Recipes, there are many examples for inline asm functions. There we can see the clobber-list in details.

### 3.2.3.5 Constraints

Constraints can say whether an operand may be in a register; whether the operand can be a memory reference, and which kinds of address; whether the operand may be an immediate constant; and which possible values (i.e. range of values) it may have. . etc.

There are a number of constraints in which few parts are used frequently. We’ll have a look at those constraints.

1. Register operand constraint

When operands are specified using this constraint, they get stored in General Purpose Registers (GPR). Take the following as an example:

```asm
define asm ("mov %0, %1"
    :="r"(myval)
    :"=r"(inval));
```

Here, the variable `myval` is kept in a register, and the value in `inval` is copied onto that register. When the “r” constraint is specified, compiler may keep the variable in any of the available GPRs. To specify the register, you must directly specify the register name via using specific register constraints. They are:

For example:

```asm__ volatile__ { "mthi %1"
    :="h"(j)
    :"r"(i));
```

2. Memory operand constraint (m)

When the operands are preversed in the memory, any operations operated on them will occur directly in the memory location, as opposed to register constraints, which first store the value into a register to be modified and then write it back to the stack slot. But register constraints are usually used only when it is absolutely necessary for them to significantly speed up the process. Memory constraints can be used most efficiently in cases where a C variable needs to be updated inside “asm” and you really don’t want to use a register to hold its value. For example, the value of input is stored in the memory location (loc):

3. Matching constraints

In some cases, a single variable may serve as both the input and the output operand. Such cases may be specified in “asm” by using corresponding constraints.

```asm {"inct %0" :="a"(var):"0"(var));
```

This constraint can be used on following scenario:
• In cases where input is read from a variable or the variable is modified and modification is written back to the same variable.

• In cases where separate instances of input and output operands are not necessary.

Using of corresponding of constraints would have significant impact on efficient use of available registers.

By using constraints, for more precise control over the effects of constraints, compiler will provides us with constraint modifiers. Mostly used constraint modifiers are listed as below.

• “=” means that this operand is write-only for this instruction. But, note that previous value is discarded and replaced by output data.

• “&” means that this operand is an early clobber operand, which is modified before the instruction is finished using the input operands. Therefore, this operand may not lie in a register that is used as an input operand or as part of any memory address. An input operand can be tied to an early clobber operand if its only use it as an input before the early result is broken.

### 3.2.4 Examples

• addition of two integer

```c
int main(void)
{
    int foo = 10, bar = 15;
    __asm__ __volatile__(
        "cmplt %1, %1\n\t" : "=a" (foo) : "0" (foo), "b" (bar));
    printf("foo+bar=%d\n", foo);
    return 0;
}
```

The ‘=’ sign indicates the output register.

```asm
__volatile__("addu
    %0,%1\n"
: "=m" (my_var)
 : "ir" (my_int), "m" (my_var)
 : /* no clobber-list */);
```

In the output field, “=m” says that my_var is an output operand and resides in memory. Similarly, “ir” says that, my_int is integral and should reside in some register (recall the table we saw above). No registers are in the clobber list.

• Memory access

```c
int main(int argc, char **argv)
{
    int i;
    char kk[10]
    char ch;
```

(continues on next page)
Chapter 3. High language Issues

__asm__ __volatile__ (
"ldw %0, %1"
: "=r" (i)
: "m" (argc));

__asm__ __volatile__ (
"stw %1, %0"
: "=o" (kk)
: "r" (i));

__asm__ __volatile__ (
"stw %0, %1"
: "=r" (i)
: "V" (argc));

__asm__ __volatile__ (
"stw %1, %0"
: "=m" (kk[5])
: "r" (ch));

return 0;
}

• Linux System Calls

ON Linux platform, system calls are implemented using inline assembly. All the system calls are written as macros. For example, a system call with 1 arguments is defined as a macro as shown below.

```c
#define _syscall1(type, name, atype, a) 
type name(atype a) 
{
    register long __name __asm__"r1" = __NR_##name;
    register long __res __asm__"r2" = a;
    __asm__ __volatile__ ("trap 0\n\t"
                          : "=r" (__res)
                          : "r" (__name),
                          "0" (__res)
                          : "r1", "r2");
    if (({unsigned long)(__res) >= (unsigned long)(-125))
    {
        *__errno_location () = -__res;
        __res = -1;
    }
    return (type)__res;
}
```

Whenever a system call with 1 arguments occurs, the macro shown above is used for executing the specified function call. After call finishing, the syscall number is placed in r1, then each parameters in r2. And finally “trap 0” is the instruction which makes the system call work. The return value can be collected from r2.

Note

“__errno_location()” is a function call, and will return the result in r2, and function call for CKCORE will clobber r1 – r7, but “register long __res __asm__ ("r2")” use “r2” also, so there is a bug in the above example, It must be:
{
    long __error = __res;
    *__errno_location () = __error;
    __res = -1;
}

3.3 Name mapping

Externally visibility names a specified name in the C language must be mapped through to assembly language without change. We will use following example to illustrate this point.

```c
void testfunc () { return; }
```

it will generates assembly code similar to the following fragment.

```assembly
testfunc:
rts
```
CHAPTER 4

ELF file format

T-HEAD 800 Series CPU tools use ELF object file formats (1.2 version) and DWARF 2.0 debugging information formats, as described in System V Application Binary Interface, from The Santa Cruz Operation, Inc. ELF and DWARF provide a suitable basis for representing the information needed for embedded applications. This section describes particular fields related to the ELF and DWARF formats that differ from the basic standards for those formats.

This chapter will introduce several sections to exposit the ELF file format in detail.

• ELF Header
• Section Layout
• Symbol Table Format
• Relocation Information Format
• Program Loading
• Dynamic Linking
• PIC Examples
• Debugging Information Format

4.1 ELF Header

• e_machine
  The e_machine field of the ELF header contains the decimal value 39 (hexadecimal 0x27) which is named EM_CSKY.

• e_ident
  For file identification in e_ident[] must be the values listed in Table 4.1.


Table 4.1: CSKY e_Ident Fields

<table>
<thead>
<tr>
<th>CSKY e_Ident Fields</th>
<th>ELFCLASS32</th>
<th>For all 32 bit implementations</th>
</tr>
</thead>
<tbody>
<tr>
<td>eident[EICLASS]</td>
<td>ELFCLASS32</td>
<td></td>
</tr>
<tr>
<td>eident[EIDATA]</td>
<td>ELFDATA2LSB or ELFDATA2MSB</td>
<td>The choice will be governed by the default data order in the execution environment. ELFDATA2LSB: Little Endian ELFDATA2MSB: Big Endian</td>
</tr>
</tbody>
</table>

- **e_flags**

  In ABI V0.1, the ELF header e_flags member contains zero, because the T-HEAD CSKY processor family defines no flags at that time. Now e_flags are shown in Table 4.2. Undesignated bits are reserved to future revisions of this specification.
Table 4.2: CSKY-Specified e flags

<table>
<thead>
<tr>
<th>Name</th>
<th>Mask</th>
<th>Value-Meaning</th>
</tr>
</thead>
</table>
| EF_CSKY_ABIMASK         | 0xF0000000   | The integer value formed by these 8 bits identify extensions to the CSKY ABI V0.1; In ABI V0.1, the ELF header e_flags member contains zero, because the T-HEAD CSKY processor family defines no flags at that time; values > 0 indicates the object file or executable contains program text using newer version of CSKY-ABI than CSKY ABI V0.1 0b0000: V0.1 0b0001: V1.0 0b0010: V2.0 ...
| Other information       | 0xFFF0000    | Other information                                                            |
| EF_CSKY_PIC             | 0x00010000   | This bit is asserted when target file contains position independent code that can be relocated in memory |
| EF_CSKY_CPIC            | 0x00020000   | This bit is asserted when target file contains code that follows standard calling convention for calling PIC. It’s not necessarily position independent for object code. The EF_CSKY_PIC and EF_CSKY_CPIC flag can only be used exclusively. |
| Reserved                | 0xFFC0000    | Reserved                                                                      |
| EF_CSKY_PROCESSOR      | 0x0000FFFF   | This integer consists of 8 bits, which used for identifying the instruction set version as follows. (1<<0): T-HEAD 510 (1<<1): T-HEAD 610 (1<<2): T-HEAD 801 (1<<3): T-HEAD 810 ...
|                         |              | (1<<14): DSP V1.0 (1<<15): MAC set                                             |
4.2 Section Layout

4.2.1 Section Alignment

The object generator (compiler or assembler) supplies alignment information for the linker. The default alignment is eight bytes. Object producers must ensure that generated objects specify required alignment. For example, an object file must reflect the fact that four-byte alignment is required in the data section.

4.2.2 Section Attributes

Table 4.3 defines section attributes that are available for T-HEAD 800 Series CPU tools. These attributes are additions to the ELF standard flags shown in Table 4.4.

Table 4.3: CKCORE Section Attribute Flags

<table>
<thead>
<tr>
<th>CKCORE Section Attribute Flags</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Value</td>
</tr>
<tr>
<td>SHF_CKCORE_NOREAD</td>
<td>0x80000000</td>
</tr>
</tbody>
</table>

The SHF_CKCORE_NOREAD attribute allows the specification of code that is executable but not readable. Plain ELF assumes that all segments have read attributes, which is why there is no read permission attribute in the ELF attribute list. In embedded applications, “execute-only” sections that allow hiding the implementation are often desirable.

Table 4.4: ELF Section Attribute Flags

<table>
<thead>
<tr>
<th>ELF Section Attribute Flags</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHF_WRITE</td>
<td>0x00000001</td>
</tr>
<tr>
<td>SHF_ALLOC</td>
<td>0x00000002</td>
</tr>
<tr>
<td>SHF_EXECDINSTR</td>
<td>0x00000004</td>
</tr>
</tbody>
</table>

4.2.3 Special Sections

Various sections hold program and control information. Table 4.4 shows sections used by the system, the indicated types, and attributes. These are additional extensions to ELF standards shown in Table 4.5. The ELF standard reserves section names beginning with a period (‘.’), but applications may use those sections if their existing meanings are satisfactory.

T-HEAD 800 currently support PIC technique, when compiling PIC, the link editor will create .got and .plt sections, see “Global Offset Table “and “Procedure Linkage Table “.
Table 4.5: T-HEAD 800 Series CPU Tools Special Sections

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Attributes</th>
</tr>
</thead>
<tbody>
<tr>
<td>.got</td>
<td>SHT_PROGBITS</td>
<td>SHF_ALLOC+SHF_WRITE</td>
</tr>
<tr>
<td>.plt</td>
<td>SHT_PROGBITS</td>
<td>SHF_ALLOC+SHF_EXECINSTR</td>
</tr>
</tbody>
</table>

Note

It is strongly recommended that read-only constants, such as string literals, would be placed into the .rodata section instead of the .text section. The space that these add to .text can have a severe impact on addressability, requiring the use of larger branch instructions and reducing the chances for sharing of values in literal tables.

Table 4.6: ELF Reserved Section Names

<table>
<thead>
<tr>
<th>ELF Reserved Section Names</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
</tr>
<tr>
<td>------</td>
</tr>
<tr>
<td>.bss</td>
</tr>
<tr>
<td>.comment</td>
</tr>
<tr>
<td>.data</td>
</tr>
<tr>
<td>.data1</td>
</tr>
<tr>
<td>.debug</td>
</tr>
<tr>
<td>.dynamic</td>
</tr>
<tr>
<td>.dynstr</td>
</tr>
<tr>
<td>.dynsym</td>
</tr>
<tr>
<td>.fini</td>
</tr>
<tr>
<td>.hash</td>
</tr>
<tr>
<td>.init</td>
</tr>
<tr>
<td>.interp</td>
</tr>
<tr>
<td>.line</td>
</tr>
<tr>
<td>.note</td>
</tr>
<tr>
<td>.rel*</td>
</tr>
<tr>
<td>.rela*</td>
</tr>
<tr>
<td>.rodata</td>
</tr>
<tr>
<td>.rodata1</td>
</tr>
<tr>
<td>.shstrtab</td>
</tr>
<tr>
<td>.strtab</td>
</tr>
<tr>
<td>.symtab</td>
</tr>
<tr>
<td>.text</td>
</tr>
</tbody>
</table>
4.3 Symbol Table Format

There are no T-HEAD 800 Series CPU symbol table requirements beyond the base ELF standards.

4.4 Relocation Information Format

4.4.1 Relocation Fields

Relocation entries describe how to alter the instruction and data relocation fields as shown in Table 4.7. The choice of the relocation type numbers as encoded in the ELF object file is defined in Table 4-8 Relocation Type Encodings.
## Table 4.7: Relocation Fields

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
<th>CPU</th>
</tr>
</thead>
<tbody>
<tr>
<td>word32</td>
<td>This specifies a 32-bit field occupying four bytes. This address is NOT required to be 4-byte aligned.</td>
<td>all</td>
</tr>
<tr>
<td>disp8</td>
<td>This corresponds to the scaled 8-bit displacement addressing mode. The relocation is the low-order 8 bits of the 16 bits addressed in the relocation type. jsri, jmpi, &amp; lrw use this 8-bit displacement addressing mode.</td>
<td>V1.0</td>
</tr>
<tr>
<td>disp11</td>
<td>This corresponds to the scaled 11-bit displacement addressing mode. The relocation is the low-order 11 bits of the 16 bits addressed in the relocation type. br, bf, bt &amp; bsr use this 11-bit displacement addressing mode.</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>disp26</td>
<td>This corresponds to the scaled 26-bit displacement addressing mode. The relocation is the low-order 26 bits of the 32 bits addressed in the relocation type. bsr use this 26-bit displacement addressing mode.</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>disp16</td>
<td>This corresponds to the scaled 16-bit displacement addressing mode. The relocation is the low-order 16 bits of the 32 bits addressed in the relocation type. br, be, bne, bez, bhz, blsz, bhz, bt, bf, jmpi, jsri use this 16-bit displacement addressing mode.</td>
<td>V2.0 16-bit</td>
</tr>
<tr>
<td>disp10</td>
<td>This corresponds to the scaled 10-bit displacement addressing mode. The relocation is the low-order 10 bits of the 16 bits addressed in the relocation type. br, bsr, bt, bf use this 10-bit displacement addressing mode.</td>
<td>V2.0 16-bit</td>
</tr>
<tr>
<td>word_hi16</td>
<td>This corresponds to the most significant 16 bits in the 32 bits value of the symbol referred by movih, addi, andi, andni, ori, xori, pldr, pldw, cmphsi, cmphti, cmpnei, movi instruction. To calculate symbol value = (word_hi16 &lt;&lt; 16</td>
<td>word_lo16)</td>
</tr>
<tr>
<td>word_lo16</td>
<td>This corresponds to the least significant 16 bits in the 32 bits value of the symbol referred by movih, addi, andi, andni, ori, xori, pldr, pldw, cmphsi, cmphti, cmpnei, movi instruction. To calculate symbol value = (word_hi16 &lt;&lt; 16</td>
<td>word_lo16)</td>
</tr>
<tr>
<td>gb_disp_hi16</td>
<td>This corresponds to the most significant 16 bits in the 32 bits value of the (GOT Base - pc) referred by movih, addi, andi, andni, ori, xori, pldr, pldw, cmphsi, cmphti, cmpnei, movi instruction. To calculate GOT Base = (gb_disp_hi16 &lt;&lt; 16</td>
<td>gb_disp_lo16) + pc</td>
</tr>
<tr>
<td>gb_disp_lo16</td>
<td>This corresponds to the least significant 16 bits in the 32 bits value of the (GOT Base - pc) referred by movih, addi, andi, andni, ori, xori, pldr, pldw, cmphsi, cmphti, cmpnei, movi instruction. To calculate GOT Base = (gb_disp_hi16 &lt;&lt; 16</td>
<td>gb_disp_lo16) + pc</td>
</tr>
<tr>
<td>gb_offset_hi16</td>
<td>This corresponds to the most significant 16 bits in the 32 bits value of the (GOT Base - Symbol value) referred by movih, addi, andi, andni, ori, xori, pldr, pldw, cmphsi, cmphti, cmpnei, movi instruction. To calculate symbol value = gb - (gb_offset_hi16 &lt;&lt; 16</td>
<td>word32_lo16)</td>
</tr>
<tr>
<td>gb_offset_lo16</td>
<td>This corresponds to the most significant 16 bits in the 32 bits value of the (GOT Base - Symbol value) referred by movih, addi, andi, andni, ori, xori, pldr, pldw, cmphsi, cmphti, cmpnei, movi instruction. To calculate symbol value = gb - (gb_offset_hi16 &lt;&lt; 16</td>
<td>word32_lo16)</td>
</tr>
<tr>
<td>disp12</td>
<td>This corresponds to the scaled 12-bit displacement addressing mode. The relocation is the low-order 12 bits of the 32 bits addressed in the relocation type. ld/st use this 12-bit displacement addressing mode.</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>gb_got_hi16</td>
<td>This corresponds to the most significant 16 bits in the 32 bits value of the entry index in GOT referred by movih, addi, andi, andni, ori, xori, pldr, pldw, cmphsi, cmphti, cmpnei, movi instruction.</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>gb_got_lo16</td>
<td>This corresponds to the least significant 16 bits in the 32 bits value of the entry index in GOT referred by movih, addi, andi, andni, ori, xori, pldr, pldw, cmphsi, cmphti, cmpnei, movi instruction.</td>
<td>V2.0 32-bit</td>
</tr>
</tbody>
</table>
Chapter 4. ELF file format

The object file supports the 32-bit relocations for 32-bit data (addressing constants in memory). Both absolute and PC-relative relocations are defined.

Note that the 32 bits where the relocation is to be applied need not be on a 32-bit boundary. The relocation entry points to the address of the 32 bits to be adjusted by the relocation entry. The relocation adds the appropriate value (either the 32-bit value or the 32-bit displacement) to the existing contents of the 32 bits at that address.

A packed data structure can cause a 32-bit relocation to be misaligned in the object file. This might be done with a C compiler extension, or by means of hand-crafted assembly, in order to save data space (but the misaligned data must be accessed piece-wise to avoid alignment exceptions). The linker must be able to deal with this case.

Scaled 11-bit displacement mode is used in br, bf, bt, and bsr instructions. The 11-bit value indicates the number of halfwords from PC+2 to the target address. The relocation entry must point to the 16-bit instruction that contains the displacement.

Calculations below assume the actions are transforming a relocatable file into either an executable or a shared object file. Conceptually, the linker merges one or more relocatable files to form the output. It first determines how to combine and locate the input files; then it updates the symbol values, and finally it performs the relocation.

Relocations applied to executable or shared object files are similar and accomplish the same result. Descriptions below use the following notation.

A

This means the addend used to compute the value of the relocatable field.

B

This means the base address at which a shared object has been loaded into memory during execution. Generally a shared object file is built with a 0 base virtual address, but the execution address will be different.

BTEXT

This means the base address of .text section at which an elf file has been loaded into memory during execution. Generally an elf file is built with a 0 base virtual address, but the execution address will be different.

BDATA

This means the base address of .data section at which an elf file has been loaded into memory during execution. Generally an elf file is built with a 0 base virtual address, but the execution address will be different.

P

This means the place (section offset or address) of the storage unit being relocated (computed using r_offset).

S

This means the value of the symbol whose index resides in the relocation entry, unless the the symbol is STB_LOCAL and is of type STT_SECTION in which case S represents the original sh_addr minus the final sh_addr.

G

In CSKY V1 this means the offset into the global offset table at which the address of the relocation entry symbol resides during execution. In CSKY V2 this means the index into the global offset table at which the address of the relocation entry symbol resides during execution. See "PIC Examples" and "Global Offset Table" for more information.

Release 2.2  Copyright © 2020 T-HEAD Semiconductor Co.,Ltd. All rights reserved.
Chapter 4. ELF file format

GOT

This means the address of the global offset table. See “Global Offset Table.”

L

This means the place (section offset or address) of the procedure linkage table entry for a symbol. A procedure linkage table entry redirects a function call to the proper destination. The link editor builds the initial procedure linkage table, and the dynamic linker modifies the entries during execution. See “Procedure Linkage Table” below for more information.

A relocation entry r_offset value designates the offset or virtual address of the first byte of the affected storage unit. The relocation type specifies which bits to change and how to calculate their values. Because T-HEAD 800 Series CPU uses only Elf32_Rel relocation entries, the relocated field does not hold the addend, but relocation entry holds it.

4.4.2 Relocation Types

This section describes values and algorithms used for relocations. In particular, it describes values the compiler/assembler must leave in place and how the linker modifies those values.

Table 4.8 shows semantics of relocation operations. Key S indicates the final value assigned to the symbol referenced in the relocation record. Key A is the addend value specified in the relocation record. Key P indicates the address of the relocation (e.g., the address being modified).

Table 4.8: Relocation Type Encodings

<table>
<thead>
<tr>
<th>Name</th>
<th>Value</th>
<th>Field</th>
<th>Calculation</th>
<th>l_SET</th>
</tr>
</thead>
<tbody>
<tr>
<td>R_CKCORE_NONE</td>
<td>0</td>
<td>none</td>
<td>none</td>
<td>ALL</td>
</tr>
<tr>
<td>R_CKCORE_ADDR32</td>
<td>1</td>
<td>word32</td>
<td>S+A</td>
<td>ALL</td>
</tr>
<tr>
<td>R_CKCORE_PCREL_IMM8BY4</td>
<td>2</td>
<td>dis8</td>
<td>((S+A-P)&gt;&gt;2)&amp;0xff</td>
<td>V1.0</td>
</tr>
<tr>
<td>R_CKCORE_PCREL_IMM11BY2</td>
<td>3</td>
<td>disp11</td>
<td>((S+A-P)&gt;&gt;1)&amp;0x7ff</td>
<td>V1.0</td>
</tr>
<tr>
<td>R_CKCORE_PCREL_IMM4BY2</td>
<td>4</td>
<td>none</td>
<td>unsupported, deleted</td>
<td>None</td>
</tr>
<tr>
<td>R_CKCORE_PCREL32</td>
<td>5</td>
<td>word32</td>
<td>S+A-P</td>
<td>??</td>
</tr>
<tr>
<td>R_CKCORE_PCREL_JSR_IMM11BY2</td>
<td>6</td>
<td>disp11</td>
<td>((S+A-P)&gt;&gt;1)&amp;0x7ff</td>
<td>V1.0</td>
</tr>
<tr>
<td>R_CKCORE_GNU_VTINHERIT</td>
<td>7</td>
<td>-</td>
<td>??</td>
<td>??</td>
</tr>
<tr>
<td>R_CKCORE_GNU_VTENTRY</td>
<td>8</td>
<td>-</td>
<td>??</td>
<td>??</td>
</tr>
<tr>
<td>R_CKCORE_RELATIVE</td>
<td>9</td>
<td>word32</td>
<td>B + A</td>
<td>ALL</td>
</tr>
<tr>
<td>R_CKCORE_COPY</td>
<td>10</td>
<td>none</td>
<td>none</td>
<td>ALL</td>
</tr>
<tr>
<td>R_CKCORE_GLOB_DAT</td>
<td>11</td>
<td>word32</td>
<td>S</td>
<td>ALL</td>
</tr>
<tr>
<td>R_CKCORE_JUMP_SLOT</td>
<td>12</td>
<td>word32</td>
<td>S</td>
<td>ALL</td>
</tr>
<tr>
<td>R_CKCORE_GOTOFF</td>
<td>13</td>
<td>word32</td>
<td>S + A - GOT</td>
<td>V1.0</td>
</tr>
<tr>
<td>R_CKCORE_GOTPC</td>
<td>14</td>
<td>word32</td>
<td>GOT+A-P</td>
<td>V1.0</td>
</tr>
<tr>
<td>R_CKCORE_GOT32</td>
<td>15</td>
<td>word32</td>
<td>G</td>
<td>V1.0</td>
</tr>
<tr>
<td>R_CKCORE_PLT32</td>
<td>16</td>
<td>word32</td>
<td>G</td>
<td>V1.0</td>
</tr>
<tr>
<td>R_CKCORE_ADDRGOT</td>
<td>17</td>
<td>word32</td>
<td>GOT+G</td>
<td>V1.0</td>
</tr>
<tr>
<td>R_CKCORE_ADDRPLT</td>
<td>18</td>
<td>word32</td>
<td>GOT+G</td>
<td>V1.0</td>
</tr>
<tr>
<td>R_CKCORE_PCREL_IMM26BY2</td>
<td>19</td>
<td>disp26</td>
<td>((S+A-P)&gt;&gt;1)&amp;0x3ffff</td>
<td>V2.0 32-bit</td>
</tr>
</tbody>
</table>

continues on next page
Table 4.8 – continued from previous page

<table>
<thead>
<tr>
<th>Name</th>
<th>Value</th>
<th>Field</th>
<th>Calculation</th>
<th>1_SET</th>
</tr>
</thead>
<tbody>
<tr>
<td>R_CKCORE_PCREL_IMM16BY2</td>
<td>20</td>
<td>disp16</td>
<td>((S+A-P)&gt;&gt;1)&amp;0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_PCREL_IMM16BY4</td>
<td>21</td>
<td>disp16</td>
<td>((S+A-P)&gt;&gt;2)&amp;0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_PCREL_IMM10BY2</td>
<td>22</td>
<td>disp10</td>
<td>((S+A-P)&gt;&gt;1)&amp;0x3f</td>
<td>V2.0 16-bit</td>
</tr>
<tr>
<td>R_CKCORE_PCREL_IMM10BY4</td>
<td>23</td>
<td>disp10</td>
<td>((S+A-P)&gt;&gt;2)&amp;0x3f</td>
<td>V2.0 16-bit</td>
</tr>
<tr>
<td>R_CKCORE_ADDR_HI16</td>
<td>24</td>
<td>word_hi16</td>
<td>(S+A)&gt;&gt;16</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_ADDR_LO16</td>
<td>25</td>
<td>word_lo16</td>
<td>(S+A)&amp;0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_GOTPC_HI16</td>
<td>26</td>
<td>gb_disp_hi16</td>
<td>(GOT+A-P)&gt;16)&amp;0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_GOTPC_LO16</td>
<td>27</td>
<td>gb_disp_lo16</td>
<td>(GOT+A-P)&amp;0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_GOTOFF_HI16</td>
<td>28</td>
<td>gb_offset_hi16</td>
<td>(S+A-GOT) &gt;&gt; 16 &amp; 0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_GOTOFF_LO16</td>
<td>29</td>
<td>gb_offset_lo16</td>
<td>(S+A-GOT) &amp; 0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_GOT12</td>
<td>30</td>
<td>disp12</td>
<td>G</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_GOT_HI16</td>
<td>31</td>
<td>gb_got_hi16</td>
<td>(G &gt;&gt; 16) &amp; 0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_GOT_LO16</td>
<td>32</td>
<td>gb_got_lo16</td>
<td>G &amp; 0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_PLT12</td>
<td>33</td>
<td>disp12</td>
<td>G</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_PLT_HI16</td>
<td>34</td>
<td>gb_got_hi16</td>
<td>(G &gt;&gt; 16) &amp; 0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_PLT_LO16</td>
<td>35</td>
<td>gb_got_lo16</td>
<td>G &amp; 0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_ADDRGOT_HI16</td>
<td>36</td>
<td>gb_got_hi16</td>
<td>(GOT+G*4)&amp;0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_ADDRGOT_LO16</td>
<td>37</td>
<td>gb_got_lo16</td>
<td>(GOT+G*4) &amp; 0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_ADDRPLT_HI16</td>
<td>38</td>
<td>gb_got_hi16</td>
<td>(GOT+G*4) &gt;&gt; 16 &amp; 0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_ADDRPLT_LO16</td>
<td>39</td>
<td>gb_got_lo16</td>
<td>(GOT+G*4) &amp; 0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_PCREL_JSR_IMM26BY2</td>
<td>40</td>
<td>disp26</td>
<td>((S+A-P)&gt;&gt;1)&amp;0x3ffffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_DOFFSET_LO16</td>
<td>41</td>
<td>disp16</td>
<td>(S+A-BTEXT) &amp; 0xffff</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_PCREL_IMM18BY2</td>
<td>42</td>
<td>disp16</td>
<td>((S+A-P)&gt;&gt;1)&amp;0x3f</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_DOFFSET_IMM18ABS</td>
<td>43</td>
<td>word_disp18</td>
<td>(S+A-BDATA)&amp;0x3f</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_DOFFSET_IMM18BY2ABS</td>
<td>44</td>
<td>word_disp18</td>
<td>(S+A-BDATA)&gt;&gt;1&amp;0x3f</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_DOFFSET_IMM18BY4ABS</td>
<td>45</td>
<td>word_disp18</td>
<td>(S+A-BDATA)&gt;&gt;2&amp;0x3f</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_DOFFSET_IMM18ABS</td>
<td>46</td>
<td>word_disp18</td>
<td>(S+A-BDATA)&gt;&gt;2&amp;0x3f</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_GOTOFF_IMM18</td>
<td>47</td>
<td>disp18</td>
<td>?</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_GOT_IMM18BY4</td>
<td>48</td>
<td>word_disp18</td>
<td>(G &gt;&gt; 2)</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_PLT_IMM18BY4</td>
<td>49</td>
<td>word_disp18</td>
<td>(G &gt;&gt; 2)</td>
<td>V2.0 32-bit</td>
</tr>
<tr>
<td>R_CKCORE_PCREL_IMM7BY4</td>
<td>50</td>
<td>disp7</td>
<td>((S+A-P)&gt;&gt;2) &amp; 0x7f</td>
<td>V2.0 16-bit</td>
</tr>
</tbody>
</table>

4.4.2.1 Static Relocations in Data Sections

**R_CKCORE_ADDR32**

In DATA sections, absolute 32-bit relocation adds the relocated symbols value to the existing content of the location specified. Consider the example

```
.data
D1:
.long 0x10
(continues on next page)
```
D2:
    .long SYMBOL+ 1234 # <- R_CKCORE_ADDR32 for this word32 field.

The object file emitted by the compiler has a relocation entry for SYMBOL that references the address of this word. The existing content of the 32 bits at the specified address are overwritten with the new value.

So in the example, the offset of the relocation is 4, symbol value is SYMBOL in.data section or other section, addend is 1234.

4.4.2.2 Static Relocations in Text Sections

R_CKCORE_ADDR32

In TEXT sections, absolute 32-bit relocation adds the relocated symbols value to the existing content of the location specified. Consider the example.

Code example for R_CKCORE_ADDR32 in text

```
.text
...
jmp
symbol+1234 # <- R_CKCORE_ADDR32 for this word32 field.
...
jsri
printf # <- R_CKCORE_ADDR32 for this word32 field.
```

The object file emitted by the compiler has a relocation entry for symbol that references the address of this word. The existing content of the 32 bits at the specified address are overwritten with the new value.

So for the second relocation entry in the example, the offset is the [jsri located PC-.text base address], symbol value is printf, addend is 0.

4.4.2.3 Static CSKY V1 Relocation in Text Sections

R_CKCORE_PCRELIMM8BY4

Occur when jmp/jsr/lrw instructions reference a target that is in a symbol which is identified in a new section. For example: (jsri has the same case)

Code example for R_CKCORE_PCRELIMM8BY4

```
.text
mycode:
...
lrw r1, [myconst]
...
.data
myconst:
    .long
0x12345678
```
It is an obsoleted relocation type.

**R_CKCORE_PCRELIMM11BY2**

Occur when br, bf, bt, and bsr instructions (typically bsr) reference a target that is not in the current object file. They can also occur when the target is in a separate section of the same object file, but these occurrences must be resolved by the compiler/assembler and not appear as relocation entries.

Code example for **R_CKCORE_PCRELIMM11BY2**

```
.import __exit
.export tbsr
.text
tbsr:
  bsr __exit
```

The relocation is calculated as shown in Table 4-8 Relocation Type Encodings. The existing contents of the low-order 11 bits of the instruction are overwritten with the newly calculated displacement.

**NOTE**
The bsr instruction encoding is the distance from PC+2 to the target. This adjustment must be made in the compiler/assembler. The emitted relocation record for a bsr to symbol X must be to X+(-2); in other words, the symbol must be X and the addend field of the relocation record must contain -2.

**R_CKCORE_PCRELIMM4BY2**

It is an obsoleted relocation type. This relocation come from MCORE “loopt” instruction, and T-HEAD 800 Series CPU has no any “loopt”, so this relocation should not appear in any T-HEAD 800 Series CPU binary files.

**R_CKCORE_PCREL32**

This relocation type computes the difference between a symbol’s value and the address or section offset to be relocated. It is an obsoleted relocation type for CSKY.

**R_CKCORE_PCRELJSR_IMM11BY2**

Like PCRELIMM11BY2, this relocation indicates that there is a ‘jsri’ at the specified address. There is a separate relocation entry for the literal pool entry that it references (So there are 2 relocation entry for “jsri” when assemble with –jsri2bsr option), but we might be able to change the jsri to a bsr if the target turns out to be close enough [even though we won’t reclaim the literal pool entry, we’ll get some runtime efficiency back]. Note that this is a relocation that we are allowed to safely ignore.

### 4.4.2.4 Static CSKY V2 Relocation in Text Sections

**R_CKCORE_PCREL_IMM26BY2**

Occur when br, bsr 32-bit instructions (typically bsr) reference a target that is not in the current object file. They can also occur when the target is in a separate section of the same object file, but these occurrences must be resolved by the compiler or assembler and not appear as relocation entries.

Code example for **R_CKCORE_PCREL_IMM26BY2**

```
.import __exit
.export tbsr
.text
tbsr:
  bsr __exit
```

(continues on next page)
Chapter 4. ELF file format

(continued from previous page)

The relocation is calculated as shown in Table 4-8 Relocation Type Encodings. The existing contents of the low-order 26 bits of the instruction are overwritten with the newly calculated displacement.

**NOTE**
The bsr instruction encoding is the distance from PC+2 to the target. This adjustment must be made in the compiler/assembler. The emitted relocation record for a bsr to symbol X must be to X+(−2); in other words, the symbol must be X and the addend field of the relocation record must contain −2.

R_CKCORE_PCREL_JSR_IMM26BY2

Like R_CKCORE_PCREL_IMM26BY2, this relocation indicates that there is a ‘jsri’ at the specified address. There is a separate relocation entry for the literal pool entry that it references (So there are 2 relocation entry for “jsri” when assemble with `-jsri2bsr option), but we might be able to change the jsri to bsr if the target turns out to be close enough [even though we won’t reclaim the literal pool entry, we’ll get some runtime efficiency back]. Note that this is a relocation that we are allowed to safely ignore.

R_CKCORE_PRREL_IMM16BY2

Occur when be, bne, bf, bt, bez, bnez, bhz, bhsz, blsz 32-bit instructions reference a target that is not in the current object file. They can also occur when the target is in a separate section of the same object file, but these occurrences must be resolved by the compiler or assembler and not appear as relocation entries.

The relocation is calculated as shown in Table 4-8 Relocation Type Encodings. The existing contents of the low-order 16 bits of the instruction are overwritten with the newly calculated displacement.

**NOTE**
The bsr instruction encoding is the distance from PC+2 to the target. This adjustment must be made in the compiler/assembler. The emitted relocation record for a bsr to symbol X must be to X+(−2); in other words, the symbol must be X and the addend field of the relocation record must contain −2.

R_CKCORE_PRREL_IMM16BY4

Occur when jmpi, jsri 32-bit instructions reference a target that is in a symbol which is identified in a new section or in other object file. For examble: (jsri has the same case)
Chapter 4. ELF file format

(continued from previous page)

```assembly
.long
0x12345678
```

**R_CKCORE_PRREL_IMM10BY2**

Occur when br, bsr, bf, bt 16-bit instructions reference a target that is not in the current object file. They can also occur when the target is in a separate section of the same object file, but these occurrences must be resolved by the compiler or assembler and not appear as relocation entries.

```
.import __exit
.export tbsr
.text
tbsr:
  bt __exit
```

The relocation is calculated as shown in Table 4-8 Relocation Type Encodings. The existing contents of the low-order 10 bits of the instruction are overwritten with the newly calculated displacement.

**NOTE**

The bsr instruction encoding is the distance from PC+2 to the target. This adjustment must be made in the compiler/assembler. The emitted relocation record for a bsr to symbol X must be to X+(−2); in other words, the symbol must be X and the addend field of the relocation record must contain −2.

**R_CKCORE_PRREL_IMM10BY4**

Occur when jsri 16-bit instructions reference a target that is in a symbol which is identified in a new section or in other object file. For example: (jsri has the same case)

```
.text
mycode:
...
jsri [myconst]
...
data
myconst:
.long
0x12345678
```

**R_CKCORE_ADDR_HI16**

In T-HEAD 800 Series CPU set, there are two instructions movih and ori to move a 32-bit absolute address into a register, see Figure 4-10 Code example for R_CKCORE_ADDR_HI16. This relocation type is used to calculate the lower 16-bit in movih instruction.

```
.text
...
movih rz, (symbol+1234) >> 16
ori
rz, (symbol+1234) & 0xffff
...
```
Chapter 4. ELF file format

R_CKCORE_ADDR_LO16
In T-HEAD 800 Series CPU set, there are two instructions movih and ori to move a 32-bit absolute address into a register, see Figure 4-10 Code example for R_CKCORE_ADDR_HI16. This relocation type is used to calculate the lower 16-bit in ori instruction.

R_CKCORE_PCREL_IMM18BY4
Occur when grs 32-bit instructions reference a function symbol that is in the text section. They can occur when the symbol is in the same or different object file, but these occurrences must be resolved by the compiler, assembler and linker, but not appear as relocation entries in the executable elf file.

R_CKCORE_DOFFSET_IMM18
Occur when lrs.b/srs.b/addi 32-bit instructions load/store the value of a symbol that is in the data section with DATA section base address register rdb. They can occur when the symbol is in data section of the same or different object file, These occurrences must be resolved by the compiler, assembler and linker, but not appear as relocation entries in the executable elf file.

R_CKCORE_DOFFSET_IMM18BY2
Occur when lrs.h/srs.h 32-bit instructions load/store the value of a symbol that is in the data section with DATA section base address register rdb. They can occur when the symbol is in data section of the same or different object file, These occurrences must be resolved by the compiler, assembler and linker, but not appear as relocation entries in the executable elf file.
Occur when lrs.w/srs.w 32-bit instructions load/store the value of a symbol that is in the data section with DATA section base address register rdb. They can occur when the symbol is in data section of the same or different object file. These occurrences must be resolved by the compiler, assembler and linker, but not appear as relocation entries in the executable elf file.

```plaintext
.long myData
.export tlrsw
.text
tlrsw:  
    lrs.w r10, myData
```

The relocation is calculated as shown in Table 4-8 Relocation Type Encodings. The existing contents of the low-order 18 bits of the instruction are overwritten with the newly calculated displacement.

### 4.4.2.5 Dynamic Relocations

**R_CKCORE_RELATIVE**

The linker editor creates this relocation type for dynamic linking. Its offset member gives a location within a shared object that contains a value representing a relative address. The dynamic linker computes the corresponding virtual address by adding the virtual address at which the shared object was loaded to the relative address. Relocation entries for this type must specify 0 for the symbol table index.

**R_CKCORE_COPY**

R_CKCORE_COPY may only appear in executable objects where e_type is set to ET_EXEC. The effect is to cause the dynamic linker to locate the target symbol in a shared library object and then to copy the number of bytes specified by the st_size field to the place. The address of the place is then used to pre-empt all other references to the specified symbol. It is an error if the storage space allocated in the executable is insufficient to hold the full copy of the symbol. If the object being copied contains dynamic relocations then the effect must be as if those relocations were performed before the copy was made. Note R_CKCORE_COPY is normally only used in SVr4 type environments where the executable is not position independent and references by the code and read-only data sections cannot be relocated dynamically to refer to an object that is defined in a shared library. The need for copy relocations can be avoided if a compiler generates all code references to such objects indirectly through a dynamically relocatable location, and if all static data references are placed in relocatable regions of the image. In practice, however, this is difficult to achieve without source-code annotation; a better approach is to avoid defining static global data in shared libraries.

**R_CKCORE_GLOB_DAT**

This relocation type is used to set a global offset table entry to the address of the specified symbol. The special relocation type allows one to determine the correspondence between symbols and global offset table entries.

**R_CKCORE_JMP_SLOT**

The link editor creates this relocation type for dynamic linking. Its offset member gives the location of a GOT entry. The dynamic linker modifies the procedure linkage table entry to transfer control to the designated symbol’s address, see “Procedure Linkage Table”.

**R_CKCORE_GOTOFF**

In CSKY V1, when referring to a local DATA or FUNCTION in text section, the compiler and assembler create the code such as:
and set a `R_CKCORE_GOTOFF` relocation for the linker; According this relocation type, the linker computes the
difference between a local symbol’s value and the address of the global offset table. It additionally instructs the link
editor to build the global offset table.

**R_CKCORE_GOTPC**

At the prologue of `FUNCTION`, the compiler create the code such as:

```assembly
bsr .L1
.L1:
lrw rx, .L1@GOTPC
add rx, r15
```

The assembler set a `R_CKCORE_GOTPC`, According the relocation type, the link editor computes `GOT-PC`.

**R_CKCORE_GOT32**

In CSKY V1.0, when referring to a global DATA or `FUNCTION` in text section, the compiler and assembler create the
code such as:

```assembly
lrw rx, SYMBOL@GOT
add rx, gb
ld ry,(rx, 0)
```

and set a `R_CKCORE_GOT32` relocation for the linker; The linker create an entry in `GOT`, computes the index in `GOT` for
the called function symbol of which the value is stored in `GOT`, set `R_CKCORE_GLOB_DAT` for dynamic linkage.

**R_CKCORE_PLT32**

In CSKY V1.0, when calling a global `FUNC` in text section, the compiler and assembler create the code such as:

```assembly
lrw rx, FUNC@PLT
add rx, gb
ld ry,(rx, 0)
jsr ry
```

and set `R_CKCORE_PLT32` relocation for the linker. The linker create an entry in `GOT` and an entry in `PLT`, computes
the index in `GOT` for the called function symbol of which the value is stored in `GOT`, set `R_CKCORE_JMP_SLOT`
relocation for dynamic linkage.

**R_CKCORE_GOTOFF_HI16 & R_CKCORE_GOTOFF_LO16**

In CSKY V2.0, when referring to a local DATA or `FUNCTION` in text section, the compiler and assembler create the
code such as:

```assembly
movih rx, SYMBOL@GOTOFF_HI16
ori rx, SYMBOL@GOTOFF_LO16
add rx, gb
```

and set a `R_CKCORE_GOTOFF_HI16 & R_CKCORE_GOTOFF_LO16` relocation for the linker; According this
relocation type, the linker computes the difference between a local symbol’s value and the address of the global offset
table. It additionally instructs the link editor to build the global offset table.
R_CKCORE_GOTPC_HI16 & R_CKCORE_GOTPC_LO16

In CSKY V2.0, at the prologue of FUNCTION, the compiler create the code such as:

```assembly
bsr .L1
.L1:
movih rx, .L1@GOTPC_HI16
ori rx, .L1@GOTPC_LO16
add rx, r15
```

The assembler set a R_CKCORE_GOTPC_HI16 & R_CKCORE_GOTPC_HI16. According these relocation types, the link editor computes GOT-PC.

R_CKCORE_GOT12

In T-HEAD 800 Series CPU set, there is instructions ld/st which use 12 disp to the base address register. When referring to a global DATA or FUNCTION in text section, the compiler and assembler create the code such as:

```assembly
ld rx, (gb, SYMBOL@GOT)
```

set a R_CKCORE_GOT12 relocation for the linker; The linker creates an entry in GOT, changes the 12-bit fields in the 32-bit instruction with the entry index in GOT, and set R_CKCORE_GLOB_DAT for dynamic linkage.

R_CKCORE_GOT_HI16 & R_CKCORE_GOT_LO16

In T-HEAD 800 Series CPU set, there is instructions ld/st which use 12 disp to the base address register. When referring to a global DATA or FUNCTION in text section, the compiler and assembler create the code such as:

```assembly
movih rx, FUNC@GOT_HI16
ori rx, FUNC@GOT_LO16
ldr.w rx, (gb, rx << 0)
```

set a R_CKCORE_GOT_HI16 & R_CKCORE_GOT_LO16 relocation for the linker; The linker creates an entry in GOT, changes the immediate fields in the 32-bit movih/ori instructions with the entry offset in GOT, and set R_CKCORE_GLOB_DAT for dynamic linkage

R_CKCORE_ADDRGOT

In CSKY V1.0, when referring to a global DATA or FUNCTION in text section of the executable program, the compiler and assembler create the code such as:

```assembly
lrw rx, SYMBOL@ADDRGOT
ld
rx, (rx, 0)
```

set R_CKCORE_ADDRGOT relocation for the linker. The linker create an entry in GOT, computes the GOT entry address for the called function symbol of which the value is stored in GOT, set R_CKCORE_GLOB_DAT relocation for dynamic linkage.

R_CKCORE_ADDRGOT_HI16 & R_CKCORE_ADDRGOT_LO16

In CSKY V2.0, when referring to a global DATA or FUNCTION in text section of the executable program, the compiler and assembler create the code such as:
**Chapter 4. ELF file format**

```
movih rx, FUNC@ADDRGOT_HI16
ori rx, FUNC@ADDRGOT_LO16
ldw rx, (rx, 0)
```

set a R_CKCORE_ADDRGOT_HI16 & R_CKCORE_ADDRGOT_LO16 relocation for the linker. The linker create an entry in GOT, computes the GOT entry address for the called function symbol of which the value is stored in GOT, set R_CKCORE_GLOB_DAT relocation for dynamic linkage, and changes the immediate fields in the 32-bit movih/ori instructions with the entry address.

**R_CKCORE_PLT12**

In T-HEAD 800 Series CPU set, there is instructions ld/st which use 12 disp to the base address register. When calling a global FUNC in text section, the compiler and assembler create the code such as:

```
ld rx, (gb, FUNC@PLT)
bsr rx
```

and set R_CKCORE_PLT12 relocation for the linker. The linker create an entry in GOT and an entry in PLT, computes the index in GOT for the called function symbol of which the value is stored in GOT, set R_CKCORE_JMP_SLOT relocation for dynamic linkage.

**R_CKCORE_PLT_HI16 & R_CKCORE_PLT_LO16**

In T-HEAD 800 Series CPU set, there is instructions ld/st which use 12 disp to the base address register. When calling a global FUNC in text section, the compiler and assembler create the code such as:

```
movih rx, FUNC@PLT_HI16
ori rx, FUNC@PLT_LO16
ldr.w rx, (gb, rx<<2)
jsr rx
```

and set R_CKCORE_PLT_HI16, R_CKCORE_PLT_LO16 relocation for the linker. The linker create an entry in GOT and an entry in PLT, computes the index in GOT for the called function symbol of which the value is stored in GOT, set R_CKCORE_JMP_SLOT relocation for dynamic linkage, and changes the immediate fields in the 32-bit movih/ori instructions with the index in GOT.

**R_CKCORE_ADDRPLT**

In CSKY V1.0, when calling a global FUNC in text section of the executable program, the compiler and assembler create the code such as:

```
lrw rx, FUNC@ADDRPLT
ld ry, (rx, 0)
jsr ry
```

set R_CKCORE_ADDRPLT relocation for the linker. The linker create an entry in GOT and an entry in PLT, computes the GOT entry address for the called function symbol of which the value is stored in GOT, set R_CKCORE_JMP_SLOT relocation for dynamic linkage, and and changes the immediate fields of the 16-bit lrw instructions with the GOT entry address.

**R_CKCORE_ADDRPLT_HI16 & R_CKCORE_ADDRPLT_LO16**
In CSKY V2.0, when calling a global FUNC in text section of the executable program, the compiler and assembler create the code such as:

```
movih rx, FUNC@ADDRPLT_HI16
ori rx, FUNC@ADDRPLT_LO16
ld ry, (rx, 0)
jsr ry
```

set R_CKCORE_ADDRPLT_HI16 & R_CKCORE_ADDRPLT_LO16 relocation for the linker. The linker create an entry in GOT and an entry in PLT, computes the GOT entry address for the called function symbol of which the value is stored in GOT, set R_CKCORE_JMP_SLOT relocation for dynamic linkage, and changes the immediate fields in the 32-bit movih/ori instructions with the entry address.

Table 4.9 describes the function of relocation types for PIC, and when they are deal with.

<table>
<thead>
<tr>
<th>Fields</th>
<th>For What</th>
<th>Type in Object File(.o)</th>
<th>Type in .so</th>
</tr>
</thead>
<tbody>
<tr>
<td>Text</td>
<td>Loading GOT Base Address</td>
<td>R_CKCORE_GOTPC</td>
<td>NULL</td>
</tr>
<tr>
<td></td>
<td>Refer to Local Data or Function</td>
<td>R_CKCORE_GOTOFF</td>
<td>NULL</td>
</tr>
<tr>
<td></td>
<td>Refer to Global Data or Function</td>
<td>R_CKCORE_GOT32</td>
<td>R_CKCORE_GLOB_DAT</td>
</tr>
<tr>
<td></td>
<td>Call local function directly</td>
<td>R_CKCORE_GOTOFF</td>
<td>NULL</td>
</tr>
<tr>
<td></td>
<td>Call global function directly</td>
<td>R_CKCORE_PLT32</td>
<td>R_CKCORE_JUMP_SLOT</td>
</tr>
<tr>
<td>Data</td>
<td>Refer to local data or function</td>
<td>R_CKCORE_ADDR32 w/section</td>
<td>R_CKCORE_RELATIVE</td>
</tr>
<tr>
<td></td>
<td>Refer to Global Data or function</td>
<td>R_CKCORE_ADDR32 w/sym</td>
<td>R_CKCORE_ADDR32 w/sym</td>
</tr>
</tbody>
</table>
4.5 Program Loading

As the system creates or augments a process image, it logically copies a file segment to a virtual memory segment. When and if the system physically reads the file depends on the program’s execution behavior, system load, etc. A process does not require a physical page unless it references a logical page during execution. Processes commonly leave many pages unreferenced; therefore delaying physical reads frequently obviates them, improving system performance. To obtain this efficiency in practice, executable and shared object files must have segment images whose virtual addresses are zero, modulo the file system block size.

Virtual addresses and file offsets for T-HEAD 800 Series CPU segments are congruent modulo 64 KByte (0x10000) or larger powers of 2. Because 64 KBytes is the maximum page size, the files are suitable for paging regardless of physical page size.

![Figure 4.1: Executable File Example](image)

Because the page size can be larger than the alignment restriction offset, up to four file pages can hold impure text or data (depending on page size and file system block size).

- The first text page contains the ELF header, the program header table, and other information.
- The last text page can hold a copy of the beginning of data.
- The first data page can have a copy of the end of text.
- The last data page can contain file information note relevant to the running process.

Logically, the system enforces the memory permissions as if each segment were complete and separate; segment addresses are adjusted to ensure each logical page in the address space has a single set of permissions. In the example in Figure 4-15 Executable File example, the file region holding the end of text and the beginning of data is mapped twice: once at one virtual address for text and once at a different virtual address for data.

The end of the data segment requires special handling for uninitialized data which the system defines to begin with zero values. Thus if the last data page of a file includes information not in the logical memory page, the extraneous data must be set to zero, rather than the unknown contents of the executable file. ’’Impurities’’ in the other three pages are not logically part of the process image; whether the system expunges them is unspecified.
One aspect of segment loading differs between executable files and shared objects. Executable file segments typically contain absolute code [see "PIC Examples "] To let the process execute correctly, the segments must reside at the virtual addresses used to build the executable file, with the system using the p_vaddr values unchanged as virtual addresses. Shared object segments typically contain position-independent code, allowing a segment virtual address to change from one process to another without invalidating execution behavior. Though the system chooses virtual addresses for individual processes, it maintains the relative positions of the segments. Because position independent code uses relative addressing between segments, the difference between virtual addresses in memory must match the difference between virtual addresses in the file. The following table shows possible shared object virtual address assignments for several processes, illustrating constant relative positioning. The table also illustrates the base address computations.

<table>
<thead>
<tr>
<th>Member</th>
<th>Text</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>p_type</td>
<td>PT_LOAD</td>
<td>PT_LOAD</td>
</tr>
<tr>
<td>p_offset</td>
<td>0</td>
<td>0x2bf00</td>
</tr>
<tr>
<td>p_vaddr</td>
<td>0x400100</td>
<td>0x43f00</td>
</tr>
<tr>
<td>p_paddr</td>
<td>unspecified</td>
<td>unspecified</td>
</tr>
<tr>
<td>p_filesz</td>
<td>0x2bf00</td>
<td>0x4e00</td>
</tr>
<tr>
<td>p_memsz</td>
<td>0x2bf00</td>
<td>0x5e24</td>
</tr>
<tr>
<td>p_flags</td>
<td>PF_R + PF_X</td>
<td>PF_R + PF_W</td>
</tr>
<tr>
<td>p_align</td>
<td>0x10000</td>
<td>0x10000</td>
</tr>
</tbody>
</table>

Figure 4.2: Program Header Segments

<table>
<thead>
<tr>
<th>Source</th>
<th>Text</th>
<th>Data</th>
<th>Base Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>File</td>
<td>0x200</td>
<td>0x2a400</td>
<td>0x0</td>
</tr>
<tr>
<td>Process 1</td>
<td>0x50000200</td>
<td>0x5002a400</td>
<td>0x50000000</td>
</tr>
<tr>
<td>Process 2</td>
<td>0x50010200</td>
<td>0x5003a400</td>
<td>0x50010000</td>
</tr>
<tr>
<td>Process 3</td>
<td>0x60020200</td>
<td>0x6004a400</td>
<td>0x60020000</td>
</tr>
<tr>
<td>Process 4</td>
<td>0x60030200</td>
<td>0x6005a400</td>
<td>0x60030000</td>
</tr>
</tbody>
</table>

Figure 4.3: Shared Object Segment Address Example
4.6 Dynamic Linking

When the system creates a process image, the executable file portion of the process has fixed addresses, and the system chooses shared object library virtual addresses to avoid conflicts with other segments in the process. To maximize text sharing, shared objects conventionally use position-independent code, in which instructions contain no absolute addresses. Shared object text segments can be loaded at various virtual addresses without changing the segment images. Thus multiple processes can share a single shared object text segment, even though the segment resides at a different virtual address in each process.

Position-independent code relies on two techniques:

- Control transfer instructions hold addresses relative to the program counter (PC). A PC-relative branch or function call computes its destination address in terms of the current program counter, not relative to any absolute address. If the target location exceeds the allowable offset for PC relative addressing, the program requires an absolute address.
- When the program requires an absolute address, it computes the desired value. Instead of embedding absolute addresses in the instructions, the compiler generates code to calculate an absolute address during execution.

Because the processor architecture provides PC relative call, register call and branch instructions, compilers can easily satisfy the first condition.

A global offset table provides information for address calculation. Position-independent object files (executable and shared object files) have a table in their data segment that holds addresses. When the system creates the memory image for an object file, the table entries are relocated to reflect the absolute virtual addresses assigned for an individual process. Because data segments are private for each process, the table entries can change - whereas text segments do not change because multiple processes share them.

In CSKY V1.0, because the 4-bit offset field of load and store instructions, the global offset table is limited to 16 entries (64 bytes), that means 4-bit offset field of load and store can not be used here, instead, we must use load #offset with “lrw rx, #offset” instruction into rx, add gb to rx, then load the value of the entry in GOT with “ldw rz, (rx, 0)”, see Figure 4-26 Load & Store for PIC. Oh, my god!, so we have 1G entries (4G bytes) in GOT now.

In CSKY V2.0, due to the 12-bit offset field of ldw and stw instructions, we use ldw instruction to load the value of one GOT entry, so the global offset table is limited to 4096 entries (4096 words).

4.6.1 Dynamic Section

Dynamic section entries give information to the dynamic linker. Some of this information is processor-specific, including the interpretation of some entries in the dynamic structure.

DT_PLTGOT

On the T-HEAD 800 Series CPU architecture, this entry’s d_ptr member gives the address of the first entry in the global offset table. As mentioned below, the first three global offset table entries are reserved, and two are used to hold procedure linkage table information.
4.6.2 Global Offset Table

Position-independent code cannot, in general, contain absolute virtual addresses. Global offset tables hold absolute addresses in private data, thus making the addresses available without compromising the position-independence and sharability of a program’s text. A program references its global offset table using position-independent addressing and extracts absolute values, thus redirecting position-independent references to absolute locations.

Initially, the global offset table holds information as required by its relocation entries. After the system creates memory segments for a loadable object file, the dynamic linker processes the relocation entries, some of which will be type R_CKCORE_GLOB_DAT referring to the global offset table. The dynamic linker determines the associated symbol values, calculates their absolute addresses, and sets the appropriate memory table entries to the proper values. Although the absolute addresses are unknown when the link editor builds an object file, the dynamic linker knows the addresses of all memory segments and can thus calculate the absolute addresses of the symbols contained therein.

If a program requires direct access to the absolute address of a symbol, that symbol will have a global offset table entry. Because the executable file and shared objects have separate global offset tables, a symbol’s address may appear in several tables. The dynamic linker processes all the global offset table relocations before giving control to any code in the process image, thus ensuring the absolute addresses are available during execution.

The first entry (entry 0) in the table is reserved to hold the address of the dynamic structure, referenced with the symbol _DYNAMIC. This allows a program, such as the dynamic linker, to find its own dynamic structure without having yet processed its relocation entries. This is especially important for the dynamic linker, because it must initialize itself without relying on other programs to relocate its memory image. On the T-HEAD 800 Series CPU architecture, the second and third entries the global offset table also are reserved. The second entry (entry 1) is reserved for the ID of this module in the dynamic linker, and the third entry (entry 2) is reserved for a function address in the dynamic linker(dl_linux_resolve), which is used in PLT. See “Procedure Linkage Table”.

The system may choose different memory segment addresses for the same shared object in different programs; it may even choose different library addresses for different executions of the same program. Nonetheless, memory segments do not change addresses once the process image is established. As long as a process exists, its memory segments reside at fixed virtual addresses.

A global offset table’s format and interpretation are processor-specific. For the CSKY V2 architecture, the symbol _GLOBAL_OFFSET_TABLE_ may be used to access the table.

```c
extern Elf32_Addr _GLOBAL_OFFSET_TABLE_[];
```

The symbol _GLOBAL_OFFSET_TABLE_ must be the base of the .got section, allowing non-negative “subscripts” into the array of addresses.

4.6.3 Function Address

References to the address of a function from an executable file and the shared objects associated with it must resolve to the same value. References from within shared objects will normally be resolved by the dynamic linker to the virtual address of the function itself. References from within the executable file to a function defined in a shared object will normally be resolved to the real address of the function within the executable file.
4.6.4 Procedure Linkage Table

Much as the global offset table redirects position-independent address calculations to absolute locations, the procedure linkage table redirects position-independent function calls to absolute locations. The link editor cannot resolve execution transfers (such as function calls) from one executable or shared object to another. Consequently, the link editor arranges to have the program transfer control to entries in the procedure linkage table. On the CSKY V2 architecture, procedure linkage tables reside in shared text, but they use addresses in the private global offset table. The dynamic linker determines the destinations’ absolute addresses and modifies the global offset table’s memory image accordingly. The dynamic linker thus can redirect the entries without compromising the position-independence and sharability of the program’s text.

Following the steps below, the dynamic linker and the program “cooperate” to resolve symbolic references through the procedure linkage table and the global offset table.

1. When first creating the memory image of the program, the dynamic linker sets the second and the third entries in the global offset table to special values. Steps below explain more about these values.

2. If the procedure linkage table is position-independent, the address of the global offset table must reside in gb. Each shared object file in the process image has its own procedure linkage table, and control transfers to a procedure linkage table entry only from within the same object file.

Consequently, the calling function is responsible for setting the global offset table base register before calling the procedure linkage table entry. So the compiler must create codes to calculate the global offset table base, and set it in gb (GOT base register) at the prologue of the calling function. Just like:

```
Func:  
...    /* Save registers, such as gb, r15, and others */
  bsr L1 /* r15 = L1 = PC+2 now */
L1:  
/* R_CKCORE_GOTPCHI16 & ~_GOTPCLO16 in CSKY V2.0*/
/* R_CKCORE_GOTPC in CSKY V1.0 */
/* GOTPC is a flag for assembler */
  lrw gb , L1@GOTPC /* lrw is a pseudo instruction in CSKY V2.0 */
  add gb , r15 /* so gb = $GOT */
  ... /* alloc stack space for local variables */
```

3. For illustration, assume the program calls name1, then the compiler creates the function calling, such as:

```
Func:  
...    /* Calling name1 function created by compiler, r13 can be other registers */
  /* name1@GOT is a flag for assembler */
  lrw r13, name1@GOT /* r13 = index * 4 = name1@GOT -$GOT */
  add r13, gb
  ld r13, (r13, 0) /* r13 = *(name1@GOT) */
  jsr r13
```

```
Chapter 4. ELF file format

(continued from previous page)

/* Calling name1 function created by compiler, r13 can be other registers */
/* name1@GOT is a flag for assembler */
ld r13, (gb, name1@GOT) /* r13 = *(name1@GOT), offset < 4096 */
jsr r13

4. Initially (first time to calling name1), If the dynamic linker is using lazy binding technique, (name1@GOT) in the global offset table holds the address of the instructions in PLT, not the real address of name1. So calling name1 ( jsr r13 instruction ) transfers control to the label PLT1.

If the lazy binding technique is not used in dynamic linker, or the second time to calling name1 when lazy binding, the global offset table holds the real address of name1, the dynamic linking is finished. So if binding directly in the dynamic linker, we need not PLT.

5. For lazy binding, in PLT, each entry includes some instructions, just like Figure 4-21 Codes in PLT Entry in CSKY V1.0 and Figure 4-22 Codes in PLT Entry in CSKY V2.0:

```
.PLT1:   /* for calling name1 */
    subi r0, 32    /* to save arguments in stack for name1 */
    stw r2, (r0, 0)
    stw r3, (r0, 4)
    /* load the function address in the dynamic linker */
    ldw r2, (gb, 8)
    /* Prepare the arguments in r2&r3 for the dynamic linker */
    lrw r3, #offset
    /* the offset of relocation for name1 in .reloc */
    /* we need not load the ID of this module in the dynamic linker */
    /* ID can be gotten with gb(GOT base address) */
    jmp r2    /* transfer the control to the dynamic linker*/

.PLT2:
...
```

6. At first, we must save all arguments of name1 on the stack, but does not save link register (r15). So the dynamic linker need not save r2~r7 any more. But must save r8~r15 if they are used in dynamic linker.

7. Secondly, the program load the relocation offset (offset) in .dynamic section to r2. The relocation offset is a 32-bit, non-negative byte offset into the relocation table. The designated relocation entry will have type R_CKCORE_JMP_SLOT, and its offset...
will specify the global offset table entry used in step 3. The relocation entry also contains a symbol table index, thus telling the dynamic linker what symbol is being referenced, name1 in this case.

8. After getting the relocation offset, the program places the value of the second global offset table entry (GOT + 4)/(gb, 4) into r3, thus giving the dynamic linker one word of identifying information. The program then jumps to the address in the third global offset table entry (GOT + 8)/(gb, 8), which transfers control to the dynamic linker.

9. When the dynamic linker receives control, it looks at the designated relocation entry, finds the symbol’s value, stores the “real” address for name1 in its global offset table entry, and transfers control to the desired destination. For example, the implement of _dl_linux_resolve function in the dynamic linker of uClibc, see Figure 4-23 _dl_linux_resolve Function in the Dynamic linker in CSKY V1.0 and Figure 4-24 _dl_linux_resolve Function in the Dynamic linker in CSKY V2.0

```
_dl_linux_resolve:
    stw r4, (r0,8)    /* to save arguments in stack for name1 */
stw r5, (r0,12)
    stw r6, (r0,16)
    stw r7, (r0,20)
    stw r15, (r0,24)
ldw r2, (gb,4)     /* load the ID of this module */
    bsr _dl_linux_resolve /* r2 = id, r3 = offset(do it in plt*) */
    mov r1, r2        /* the address of function is in r2 */
    ldw r2, (r0,0)    /* Restore the argument of the called function */
ldw r3, (r0,4)
    ldw r4, (r0,8)
    ldw r5, (r0,12)
    ldw r6, (r0,16)
    ldw r7, (r0,20)
    ldw r15, (r0,24)
addi r0, 32       /* Restore the r0, because r0 is subtracted in PLT table */
    jmp r1           /* call the function without saving pc */
```

```
_dlLinux_resolve:
    subi sp, 32
    stm a0-a6, (sp, 0)    /* to save arguments in stack for name1 */
    stw lr, (sp, 24)
    ldw a0, (gb, 4)       /* load the ID of this module */
    mov a1, t1            /* offset in .relocation */
    bsr _dl_linux_resolve /* a0 = id, a1 = offset(do it in plt*) */
    mov t0, a0            /* the address of function is in a0 */
    ldm a0-a6, (sp, 0)    /* Restore the argument of the called function */
    /* */
    ldw lr, (sp, 24)
addi sp, 32           /* Restore the sp */
jmp t0                /* jump to the function without saving pc */
```

10. Subsequent instructions at step 3 will call directly to name1, without calling the dynamic linker a second time. That is, the jsr
instruction at step 3 will transfer to name1, instead of transferring to the .PLT1 instruction.

The LD_BIND_NOW environment variable can change dynamic linking behavior. If its value is non-null, the dynamic linker evaluates procedure linkage table entries before transferring control to the program. That is, the dynamic linker processes relocation entries of type R_CKCORE_JMP_SLOT during process initialization. Otherwise, the dynamic linker evaluates procedure linkage table entries lazily, delaying symbol resolution and relocation until the first execution of a table entry.

4.7 PIC Examples

This section discusses example code sequences for basic operations such as calling functions, accessing static objects, and transferring control from one part of a program to another. As before, examples use the ANSI C language. Other programming languages may use the same conventions displayed below, but failure to do so does not prevent a program from conforming to the ABI. Two main object code models are available.

**Absolute code** Instructions can hold absolute addresses under this model. To execute properly, the program must be loaded at a specific virtual address, making the program absolute addresses coincide with the process virtual addresses.

**Position-independent code** Instructions under this model hold relative addresses, not absolute addresses. Consequently, the code is not tied to a specific load address, allowing it to execute properly at various positions in virtual memory.

The following sections describe the differences between absolute code and position-independent code. Code sequences for the models (when different) appear together, allowing easier comparison

**Note** The examples below show code fragments with various simplifications. They are intended to explain addressing modes, not to show optimal code sequences or to reproduce compiler output or actual assembler syntax.

4.7.1 Function prologue for PIC

This section describes the function prologue for position-independent code. A function prologue first calculates the address of the global offset table, leaving the value in register gb. This calculation is a constant offset between the text and data segments, known at the time the program is linked.

The offset between the start of a function and the global offset table (known because the global offset table is kept in the data segment) is added to the virtual address of the function to derive the virtual address of the global offset table. This value is maintained in the gb register throughout the function.

After calculating the gb, a function allocates the local stack space, the gb is a called saved register. See the codes in Figure 4-18 Codes to caculate GOT base address
4.7.2 Date Objects

This section describes data objects with static storage duration. The discussion excludes stack-resident objects, because programs always compute their virtual addresses relative to the stack pointer.

<table>
<thead>
<tr>
<th>C language:</th>
<th>C-SKY V1.0:</th>
<th>C-SKY V2.0:</th>
</tr>
</thead>
<tbody>
<tr>
<td>extern int src;</td>
<td>.globl src</td>
<td>.globl src</td>
</tr>
<tr>
<td>extern int dst;</td>
<td>.globl dst</td>
<td>.globl dst</td>
</tr>
<tr>
<td>extern int *ptr;</td>
<td>.globl ptr</td>
<td>.globl ptr</td>
</tr>
<tr>
<td>...</td>
<td>...</td>
<td>...</td>
</tr>
<tr>
<td>ptr = &amp;dst;</td>
<td>lw r7, dst</td>
<td>lw t1, dst //pseudo inst</td>
</tr>
<tr>
<td></td>
<td>lw r6, ptr</td>
<td>lw t0, ptr</td>
</tr>
<tr>
<td></td>
<td>stw r7, (r6, 0)</td>
<td>stw t1, (t0, 0)</td>
</tr>
<tr>
<td></td>
<td>*ptr = src;</td>
<td>lw r7, src</td>
</tr>
<tr>
<td></td>
<td>...</td>
<td>lw t1, src &gt;&gt; 16</td>
</tr>
<tr>
<td></td>
<td>ldw r4, (r7, 0)</td>
<td>ldw t1, (t1, 0)</td>
</tr>
<tr>
<td></td>
<td>lw r6, ptr</td>
<td>lw t0, ptr</td>
</tr>
<tr>
<td></td>
<td>ldw r5, (r6, 0)</td>
<td>ldw t0, (t0, 0)</td>
</tr>
<tr>
<td></td>
<td>stw r4, (r5, 0)</td>
<td>stw t1, (t0, 0)</td>
</tr>
</tbody>
</table>

![Figure 4.4: Absolute Load And Store](image)

Position-independent instructions cannot contain absolute addresses. Instead, instructions that reference symbols hold the symbols’ offsets into the global offset table. Combining the offset with the global offset table address in gb gives the absolute address of the table entry holding the desired address.

<table>
<thead>
<tr>
<th>C language:</th>
<th>C-SKY V1.0:</th>
<th>C-SKY V2.0:</th>
</tr>
</thead>
<tbody>
<tr>
<td>extern int src;</td>
<td>.globl src</td>
<td>.globl src</td>
</tr>
<tr>
<td>extern int dst;</td>
<td>.globl dst</td>
<td>.globl dst</td>
</tr>
<tr>
<td>extern int *ptr;</td>
<td>.globl ptr</td>
<td>.globl ptr</td>
</tr>
<tr>
<td>...</td>
<td>...</td>
<td>...</td>
</tr>
<tr>
<td>ptr = &amp;dst;</td>
<td>lw r7, dst#GOT</td>
<td></td>
</tr>
<tr>
<td></td>
<td>add r7, gb</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ldw r5, (r7, 0)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>lw r6, ptr#GOT</td>
<td></td>
</tr>
<tr>
<td></td>
<td>add r6, gb</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ldw r4, (r6, 0)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>stw r5, (r4, 0)</td>
<td></td>
</tr>
<tr>
<td>*ptr = src;</td>
<td>lw r7, src#GOT</td>
<td></td>
</tr>
<tr>
<td>...</td>
<td>add r7, gb</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ldw r4, (r7, 0)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>lw r5, (r4, 0)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>lw r6, ptr#GOT</td>
<td></td>
</tr>
<tr>
<td></td>
<td>add r6, gb</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ldw r3, (r6, 0)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ldw r4, (r3, 0)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>stw r5, (r4, 0)</td>
<td></td>
</tr>
</tbody>
</table>

![Figure 4.5: Load And Store For PIC](image)
4.7.3 Function Call

CSKY V1 Programs use the jump and link instruction, jsri, to make direct function calls, since the jsri instruction provides 32 bits of address, direct function calls can approach full address space (0 ~ 4 GByte), but T-HEAD 800 Series CPU use the jump and link instruction, bsr, to make direct function calls, since the bsr instruction provides 26 bits of address, direct function calls can approach 256 Mbyte address space.

![Figure 4.6: Absolute Direct Function Calling](image)

Other indirect function calls are done by computing the address of the called function into a register and using the jump and link register, jsr.

![Figure 4.7: Absolute Indirect Function Calling](image)

Calling position independent code functions is always done with the jsr instruction. The global offset table holds the absolute addresses of all position independent functions.

4.7.4 Branching

T-HEAD 800 Series CPU programs use branch instructions to control execution flow. As defined by the architecture, branch instructions hold a PC-relative value with a 2 KByte range, allowing a jump to locations up to 2 KBytes away in either direction.

C switch statements provide multiway selection. When case labels of a switch statement satisfy grouping constraints, the compiler implements the selection with an address table. The address table is placed in a .rdata section; this so the linker can properly relocate the entries in the address table. Figure 4-31 Absolute Switch Codes and Figure 4-32 PIC Switch Codes use the following conventions to hide irrelevant details:

- The selection expression resides in register r7(CSKY V1.0), r0(CSKY V2.0).
- Case label constants begin at zero.
- Case labels, default, and the address table use assembly names. Lcasei, .Ldef, and .Ltab, respectively.
Address table entries for absolute code contain virtual addresses; the selection code extracts the value of an entry and jumps to that address. Position-independent table entries hold offsets; the selection code compute the absolute address of a destination.

### 4.8 Debugging Information Format

Currently, CSKY V2 toolchain uses DWARF 2.0 described in System V Application Binary Interface, demised by Santa Cruz Operation, Inc, as its internal implementation of debugging support.

Moreover, we don’t extend the standard DWARF 2.0 format by now. Nevertheless, we would augment it by adding some extensions to standard DWARF 2.0 format in the future.

#### 4.8.1 DWARF Register Numbers

DWARF generally describes the steps a debugger takes to locate variables in a program being debugged in machine-independent terms. However, the way in which the OP_REG and OP_BASEREG atoms are handled is machine-specific—that these atoms require that a value (or the pointer to a value) be contained in a machine-specific register.

Table 4.10 DWARF Register Atom Mapping for CSKY V1 shows the mapping between the values used in those atoms and the CKCORE register set. The entries for r0 through r15 specify the currently active set of general purpose registers; this is usually the primary register set. The entries for r0’ through r15’ specify the alternate register file. The control registers are encoded from 32 through 63.
Figure 4.10: Absolute Switch Codes

```c
C Language:  C-SKY V1.0:  C-SKY V2.0:
...  .text  .text
...  .align 1  .align 1
...  ...  ...
switch ()
{
    cmpwi r7, 4
    jbf coder
    case 0:
    ...  lwr r6, .ltab
    ...  ldr.w t2, (t1, t0<<2)
    case 2:
    ...  ldw r7, (r6, 0)
    ...  ...  jmp t2
    case3:
    ...  ...  .section .rodata
    ...  ...  .align 2
    ...  ...  .ltab:
    ...  ...  .long .lcase0
    ...  ...  ...  .long .lcase0
    ...  ...  ...  ...  .long .lcase0
    default:
    ...  ...  ...  ...  ...  ...  ...  ...  ...  ...  ...  ...  ...
    ...  ...  ...  ...  ...  ...  ...  ...  ...  ...  ...  ...  ...
}
...  ...  ...
...  ...  ...
Figure 4.11: PIC Switch Codes

C Language:  C-SKY V1.0:  C-SKY V2.0:
...  .text  .text
...  .align 1  .align 1
...  ...  ...
switch ()
{
    cmpwi r7, 4
    jbf coder
    case 0:
    ...  lwr r6, .ltab
    ...  ldrwi t1, .ltabOFF
    case 2:
    ...  ldr r7, (r6, 0)
    ...  add t1, rb
    case3:
    ...  add r7, gb
    ...  jmp t2
    default:
    ...  .section .rodata
    ...  ...  .align 2
    ...  .ltab:
    ...  ...  .long .lcase0
    ...  ...  ...  .long .lcase0
    ...  ...  ...  ...  .long .lcase0
    ...  ...  ...  ...  ...  ...  ...  ...
    ...  ...  ...
    ...  ...  ...
```

Release 2.2
Copyright © 2020 T-HEAD Semiconductor Co., Ltd. All rights reserved.
### Table 4.10: DWARF Register Atom Mapping for CSKY V1

<table>
<thead>
<tr>
<th>Atom</th>
<th>Register</th>
<th>Atom</th>
<th>Register</th>
<th>Atom</th>
<th>Register</th>
<th>Atom</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>r0</td>
<td>1</td>
<td>r1</td>
<td>2</td>
<td>r2</td>
<td>3</td>
<td>r3</td>
</tr>
<tr>
<td>4</td>
<td>r4</td>
<td>5</td>
<td>r5</td>
<td>6</td>
<td>r6</td>
<td>7</td>
<td>r7</td>
</tr>
<tr>
<td>8</td>
<td>r8</td>
<td>9</td>
<td>r9</td>
<td>10</td>
<td>r10</td>
<td>11</td>
<td>r11</td>
</tr>
<tr>
<td>12</td>
<td>r12</td>
<td>13</td>
<td>r13</td>
<td>14</td>
<td>r14</td>
<td>15</td>
<td>r15</td>
</tr>
<tr>
<td>16</td>
<td>r0'</td>
<td>17</td>
<td>r1'</td>
<td>18</td>
<td>r2'</td>
<td>19</td>
<td>r3'</td>
</tr>
<tr>
<td>20</td>
<td>r4'</td>
<td>21</td>
<td>r5'</td>
<td>22</td>
<td>r6'</td>
<td>23</td>
<td>r7'</td>
</tr>
<tr>
<td>24</td>
<td>r8'</td>
<td>25</td>
<td>r9'</td>
<td>26</td>
<td>r10'</td>
<td>27</td>
<td>r11'</td>
</tr>
<tr>
<td>28</td>
<td>r12'</td>
<td>29</td>
<td>r13'</td>
<td>30</td>
<td>r14'</td>
<td>31</td>
<td>r15'</td>
</tr>
<tr>
<td>32</td>
<td>cr0</td>
<td>33</td>
<td>cr1</td>
<td>34</td>
<td>cr2</td>
<td>35</td>
<td>cr3</td>
</tr>
<tr>
<td>36</td>
<td>cr4</td>
<td>37</td>
<td>cr5</td>
<td>38</td>
<td>cr6</td>
<td>39</td>
<td>cr7</td>
</tr>
<tr>
<td>40</td>
<td>cr8</td>
<td>41</td>
<td>cr9</td>
<td>42</td>
<td>cr10</td>
<td>43</td>
<td>cr11</td>
</tr>
<tr>
<td>44</td>
<td>cr12</td>
<td>45</td>
<td>cr13</td>
<td>46</td>
<td>cr14</td>
<td>47</td>
<td>cr15</td>
</tr>
<tr>
<td>48</td>
<td>cr16</td>
<td>49</td>
<td>cr17</td>
<td>50</td>
<td>cr18</td>
<td>51</td>
<td>cr19</td>
</tr>
<tr>
<td>52</td>
<td>cr20</td>
<td>53</td>
<td>cr21</td>
<td>54</td>
<td>cr22</td>
<td>55</td>
<td>cr23</td>
</tr>
<tr>
<td>56</td>
<td>cr24</td>
<td>57</td>
<td>cr25</td>
<td>58</td>
<td>cr26</td>
<td>59</td>
<td>cr27</td>
</tr>
<tr>
<td>60</td>
<td>cr28</td>
<td>61</td>
<td>cr29</td>
<td>62</td>
<td>cr30</td>
<td>63</td>
<td>cr31</td>
</tr>
<tr>
<td>64</td>
<td>pc</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 4.11: DWARF Register Atom Mapping for T-HEAD 800 Series CPU

<table>
<thead>
<tr>
<th>Atom</th>
<th>Register</th>
<th>Atom</th>
<th>Register</th>
<th>Atom</th>
<th>Register</th>
<th>Atom</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>r0</td>
<td>1</td>
<td>r1</td>
<td>2</td>
<td>r2</td>
<td>3</td>
<td>r3</td>
</tr>
<tr>
<td>4</td>
<td>r4</td>
<td>5</td>
<td>r5</td>
<td>6</td>
<td>r6</td>
<td>7</td>
<td>r7</td>
</tr>
<tr>
<td>8</td>
<td>r8</td>
<td>9</td>
<td>r9</td>
<td>10</td>
<td>r10</td>
<td>11</td>
<td>r11</td>
</tr>
<tr>
<td>12</td>
<td>r12</td>
<td>13</td>
<td>r13</td>
<td>14</td>
<td>r14</td>
<td>15</td>
<td>r15</td>
</tr>
<tr>
<td>16</td>
<td>r16</td>
<td>17</td>
<td>r17</td>
<td>18</td>
<td>r18</td>
<td>19</td>
<td>r19</td>
</tr>
<tr>
<td>20</td>
<td>r20</td>
<td>21</td>
<td>r21</td>
<td>22</td>
<td>r22</td>
<td>23</td>
<td>r23</td>
</tr>
<tr>
<td>24</td>
<td>r24</td>
<td>25</td>
<td>r25</td>
<td>26</td>
<td>r26</td>
<td>27</td>
<td>r27</td>
</tr>
<tr>
<td>28</td>
<td>r28</td>
<td>29</td>
<td>r29</td>
<td>30</td>
<td>r30</td>
<td>31</td>
<td>r31</td>
</tr>
<tr>
<td>32</td>
<td>cr0</td>
<td>33</td>
<td>cr1</td>
<td>34</td>
<td>cr2</td>
<td>35</td>
<td>cr3</td>
</tr>
<tr>
<td>36</td>
<td>cr4</td>
<td>37</td>
<td>cr5</td>
<td>38</td>
<td>cr6</td>
<td>39</td>
<td>cr7</td>
</tr>
<tr>
<td>40</td>
<td>cr8</td>
<td>41</td>
<td>cr9</td>
<td>42</td>
<td>cr10</td>
<td>43</td>
<td>cr11</td>
</tr>
<tr>
<td>44</td>
<td>cr12</td>
<td>45</td>
<td>cr13</td>
<td>46</td>
<td>cr14</td>
<td>47</td>
<td>cr15</td>
</tr>
<tr>
<td>48</td>
<td>cr16</td>
<td>49</td>
<td>cr17</td>
<td>50</td>
<td>cr18</td>
<td>51</td>
<td>cr19</td>
</tr>
<tr>
<td>52</td>
<td>cr20</td>
<td>53</td>
<td>cr21</td>
<td>54</td>
<td>cr22</td>
<td>55</td>
<td>cr23</td>
</tr>
<tr>
<td>56</td>
<td>cr24</td>
<td>57</td>
<td>cr25</td>
<td>58</td>
<td>cr26</td>
<td>59</td>
<td>cr27</td>
</tr>
<tr>
<td>60</td>
<td>cr28</td>
<td>61</td>
<td>cr29</td>
<td>62</td>
<td>cr30</td>
<td>63</td>
<td>cr31</td>
</tr>
<tr>
<td>64</td>
<td>pc</td>
<td>65</td>
<td>r0'</td>
<td>66</td>
<td>r1'</td>
<td>67</td>
<td>r2'</td>
</tr>
<tr>
<td>68</td>
<td>r3'</td>
<td>69</td>
<td>r4'</td>
<td>70</td>
<td>r5'</td>
<td>71</td>
<td>r6'</td>
</tr>
<tr>
<td>72</td>
<td>r7'</td>
<td>73</td>
<td>r8'</td>
<td>74</td>
<td>r9'</td>
<td>75</td>
<td>r10'</td>
</tr>
<tr>
<td>76</td>
<td>r11'</td>
<td>77</td>
<td>r12'</td>
<td>78</td>
<td>r13'</td>
<td>79</td>
<td>r14'</td>
</tr>
<tr>
<td>80</td>
<td>r15'</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
CHAPTER 5

Runtime library

The most of libraries are dependent on platform and OS. In the view of this, they are beyond the scope of this document and wouldn’t be addressed here. Some library functions are required to provide support for operations that are not supported directly by the T-HEAD 800 Series CPU hardware. These library routines are specified in this section.

This chapter consists of following sections.

• Compiler assisted Libraries
• Floating Point Routines
• Long Long integer Routines

5.1 Compiler assisted Libraries

Currently, the T-HEAD 800 Series CPU doesn’t support those instructions operating on floating point number or long long data types. Compilers should provide the functionality for some of these operations through the use of support library routines. The T-HEAD 800 Series CPU Technology Center requires a single shared support library for all tool sets to eliminate redundant code.

The functions to be provided through support routines include:

1. Floating point math routines
2. Long long routines

Compilers that generate in-line code to provide these functions must make no refer- ences to the library functions.

Compilers that provide these functions by generating subroutine calls to the support libraries must use the standard interfaces.

In particular, it is required to link objects produced with different tool sets into single executables as follows.
Chapter 5. Runtime library

- Compiler support library names wouldn’t clash between tool sets
- Compiler support routines are conformed with linkage rules
- Linkers from different tool sets must either use the same support library names and interfaces, or provide a mechanism to indicate where support libraries can be found.
- Routines in the support libraries must satisfy the following constraints.
  - The only external state information used is floating point rounding mode
  - No global state can be modified
  - Identical results must be returned when a routine is re-invoked with the same input arguments
  - Multiple calls with the same input arguments can be collapsed into a single call with a cached result

These properties permit a compiler to make assumptions about variable lifetimes across library subroutine calls that values in memory won’t change, and previously de-referenced pointers need not be de-referenced again.

5.2 Floating Point Routines

These routines conform with ABI linkage conventions concerning registers that must be preserved across function calls. The routines have no side effects. They do not modify memory except as noted, thus allowing compilers to optimize de-referenced pointer values across calls. The routines always return the same value for the same inputs, allowing compilers to optimize subsequent calls away.

The data formats are as specified in IEEE 754. The routines are not required to compute results as specified in IEEE 754. Implementations of these routines must document the degree to which operations conform to the IEEE standard. Not all users of floating point require IEEE 754 precision and exception handling, and may not want to incur the overhead that complete conformance requires.

5.2.1 Arithmetic functions

<table>
<thead>
<tr>
<th>Functions</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>double __adddf3(double a, double b)</td>
<td>addition of a and b with double precision.</td>
</tr>
<tr>
<td>double __subdf3(double a, double b)</td>
<td>subtract of a and b with double precision.</td>
</tr>
<tr>
<td>double __muldf3(double a, double b)</td>
<td>multiple of a and b with double precision.</td>
</tr>
<tr>
<td>double __divdf3(double a, double b)</td>
<td>division of a and b with double precision.</td>
</tr>
<tr>
<td>double __negdf2(double a)</td>
<td>negative a of type double precision.</td>
</tr>
<tr>
<td>float __addsf3(float a, float b)</td>
<td>addition of a and b with single precision.</td>
</tr>
<tr>
<td>float __subsf3(float a, float b)</td>
<td>subtract of a and b with single precision.</td>
</tr>
<tr>
<td>float __mulsf3(float a, float b)</td>
<td>multiply of a and b with single precision.</td>
</tr>
<tr>
<td>float __divsf3(float a, float b)</td>
<td>division of a and b with single precision.</td>
</tr>
<tr>
<td>float __negsf2(float a)</td>
<td>negative a of type single precision.</td>
</tr>
</tbody>
</table>
### 5.2.2 Conversion functions

Table 5.2: Floating point conversion functions

<table>
<thead>
<tr>
<th>Functions</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>double __extendsdf2(float a)</td>
<td>extending single precision to double.</td>
</tr>
<tr>
<td>float __truncatedf2(double a)</td>
<td>truncating double precision to single.</td>
</tr>
<tr>
<td>int __fixsfsi(float a)</td>
<td>convert a to an signed integer, rounding toward zero</td>
</tr>
<tr>
<td>int __fixdfsi(double a)</td>
<td></td>
</tr>
<tr>
<td>long long __fixsfdi(float a)</td>
<td>convert a to a signed long long, rounding toward zero</td>
</tr>
<tr>
<td>long long __fixdfdi(double a)</td>
<td></td>
</tr>
<tr>
<td>unsigned int __fixunssfsi(float a)</td>
<td>convert a to an unsigned integer, rounding toward zero. Negative values all become zero</td>
</tr>
<tr>
<td>unsigned int __fixunssdfsi(double a)</td>
<td></td>
</tr>
<tr>
<td>unsigned long long __fixunssfdi(float a)</td>
<td>convert a to an unsigned long, rounding toward zero. Negative values all become zero</td>
</tr>
<tr>
<td>unsigned long long __fixunssfdi(double a)</td>
<td></td>
</tr>
<tr>
<td>float __floatsisf(int i)</td>
<td>convert i, a signed integer, to floating point</td>
</tr>
<tr>
<td>double __floatsidf(int i)</td>
<td></td>
</tr>
<tr>
<td>float __floatdisf(long i)</td>
<td>convert i, a signed long, to floating point</td>
</tr>
<tr>
<td>double __floatdidf(long i)</td>
<td></td>
</tr>
<tr>
<td>float __floatunsisf(unsigned int i)</td>
<td>convert i, an unsigned integer, to floating point</td>
</tr>
<tr>
<td>double __floatunsdfi(unsigned int i)</td>
<td></td>
</tr>
<tr>
<td>float __floatundisf(unsigned long i)</td>
<td>convert i, an unsigned long, to floating point</td>
</tr>
<tr>
<td>double __floatundidf(unsigned long i)</td>
<td></td>
</tr>
</tbody>
</table>
### 5.2.3 Comparison functions

<table>
<thead>
<tr>
<th>Functions</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>int __cmpsf2 (float a, float b)</td>
<td>These functions compare a with b. Returning -1 when a is less than b, 0 when a equals b, otherwise return 1. Also if either argument is NaN returning 1.</td>
</tr>
<tr>
<td>int __cmpdf2 (double a, double b)</td>
<td>When either a or b is NaN, returning nonzero value. Otherwise returning zero. There is also a complete group of higher level functions which correspond directly to comparison operators. They implement the ISO C semantics for floating-point comparisons, taking NaN into account. Pay careful attention to the return values defined for each set. Under the hood, all of these routines are implemented as if (__unordXf2 (a, b)) return E; return __cmpXf2 (a, b); where E is a constant chosen to give the proper behavior for NaN. Thus, the meaning of the return value is different for each set. Do not rely on this implementation; only the semantics documented below are guaranteed.</td>
</tr>
<tr>
<td>int __unordsf2 (float a, float b)</td>
<td>These functions return zero if neither argument is NaN, and a and b are equal.</td>
</tr>
<tr>
<td>int __unorddf2 (double a, double b)</td>
<td>These functions return a nonzero value if either argument is NaN, or if a and b are unequal.</td>
</tr>
<tr>
<td>int __gesf2 (float a, float b)</td>
<td>These functions return a value greater than or equal to zero if neither argument is NaN, and a is greater than or equal to b.</td>
</tr>
<tr>
<td>int __gedf2 (double a, double b)</td>
<td>These functions return a value less than zero if neither argument is NaN, and a is strictly less than b.</td>
</tr>
<tr>
<td>int __lesf2 (float a, float b)</td>
<td>These functions return a value less than or equal to zero if neither argument is NaN, and a is less than or equal to b.</td>
</tr>
<tr>
<td>int __ledf2 (double a, double b)</td>
<td>These functions return a value greater than zero if neither argument is NaN, and a is strictly greater than b.</td>
</tr>
<tr>
<td>int __gtsf2 (float a, float b)</td>
<td>These functions return a value greater than zero if neither argument is NaN, and a is strictly greater than b.</td>
</tr>
</tbody>
</table>
5.3 Long Long integer Routines

These routines comply with ABI linkage conventions concerning registers that must be preserved across function calls. The routines have no side effects. They do not modify memory except as noted, and thus allow compilers to optimize de-referenced pointer values across calls. The routines always return the same value for the same inputs, allowing compilers to optimize subsequent calls away.

5.3.1 Arithmetic functions

Table 5.4: long long arithmetic functions

<table>
<thead>
<tr>
<th>Functions</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>long long __ashldi3 (long long a, int b)</td>
<td>This function return the result of shifting a left by b bits</td>
</tr>
<tr>
<td>long long __ashrdi3 (long long a, int b)</td>
<td>This function return the result of arithmetically shifting a right by b bits</td>
</tr>
<tr>
<td>long long __lshrdi3 (long long a, int b)</td>
<td>This function return the result of logically shifting a right by b bits</td>
</tr>
<tr>
<td>long __divsi3 (long a, long b)</td>
<td>These functions return the quotient of the signed division of a and b</td>
</tr>
<tr>
<td>long __divdi3 (long long a, long long b)</td>
<td>These functions return the remainder of the signed division of a and b</td>
</tr>
<tr>
<td>long __modsi3 (long a, long b)</td>
<td>This function return the product of a and b</td>
</tr>
<tr>
<td>long __negdi2 (long long a)</td>
<td>This function return the negation of a</td>
</tr>
<tr>
<td>unsigned long __udivsi3 (unsigned long a, unsigned long b)</td>
<td>These functions return the quotient of the unsigned division of a and b</td>
</tr>
<tr>
<td>unsigned long long __udivdi3 (unsigned long long a, unsigned long long b)</td>
<td>This function calculate both the quotient and remainder of the unsigned division of a and b. The return value is the quotient, and the remainder is placed in variable pointed to by c</td>
</tr>
<tr>
<td>unsigned long long __udivmoddi4 (unsigned long long a, unsigned long long b, unsigned long long *c)</td>
<td>These functions return the remainder of the unsigned division of a and b</td>
</tr>
<tr>
<td>unsigned long __umodsi3 (unsigned long a, unsigned long b)</td>
<td>These functions return the remainder of the unsigned division of a and b</td>
</tr>
<tr>
<td>unsigned long long __umoddi3 (unsigned long long a, unsigned long long b)</td>
<td>These functions return the remainder of the unsigned division of a and b</td>
</tr>
</tbody>
</table>
5.3.2 Comparison functions

Table 5.5: long long comparison functions

<table>
<thead>
<tr>
<th>Functions</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>int __cmpdi2 (long long a, long long b)</td>
<td>These functions perform a signed comparison of a and b. If a is less than b, they return 0; if a is greater than b, they return 2; and if a and b are equal they return 1</td>
</tr>
<tr>
<td>int __ucmpdi2 (unsigned long long a, unsigned long long b)</td>
<td>These function perform an unsigned comparison of a and b. If a is less than b, they return 0; if a is greater than b, they return 2; and if a and b are equal they return 1</td>
</tr>
</tbody>
</table>

5.3.3 Trapping Arithmetic Functions

Table 5.6: long long trapping arithmetic functions

<table>
<thead>
<tr>
<th>Functions</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>int __absvesi2 (int a)</td>
<td>These functions return the absolute value of a</td>
</tr>
<tr>
<td>long __absvdii2 (long a)</td>
<td></td>
</tr>
<tr>
<td>int __addvesi3 (int a, int b)</td>
<td>These functions return the sum of a and b; that is a + b.</td>
</tr>
<tr>
<td>long __addvdii3 (long a, long b)</td>
<td></td>
</tr>
<tr>
<td>int __mulvesi3 (int a, int b)</td>
<td>Those functions return product of a and b; that is a*b</td>
</tr>
<tr>
<td>long __mulvdii3 (long a, long b)</td>
<td></td>
</tr>
<tr>
<td>int __negvesi2 (int a)</td>
<td>These functions return the negation of a; that is -a</td>
</tr>
<tr>
<td>long __negvdii2 (long a)</td>
<td></td>
</tr>
<tr>
<td>int __subvesi3 (int a, int b)</td>
<td>These functions return the difference between b and a; that is a - b</td>
</tr>
<tr>
<td>long __subvdii3 (long a, long b)</td>
<td></td>
</tr>
</tbody>
</table>

All following functions implement trapping arithmetic. These functions call the libc function abort upon signed arithmetic overflow.

5.3.4 Bit Operations

Table 5.7: long long bit operations

<table>
<thead>
<tr>
<th>Functions</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>int __ffsdii2(long long a)</td>
<td>These functions return the index of the least significant 1-bit in a, or the value zero if a is zero. The least significant bit is index one</td>
</tr>
</tbody>
</table>

Copyright © 2020 T-HEAD Semiconductor Co., Ltd. All rights reserved.
In this chapter, there are several sub sections would be introduced as follows. If you want to focus on the specified contents, you can click the corresponding link.

- *Section*
- *Input line lengths*
- *Syntax*
- *Assembler directives*
- *Pseudo-Instructions*

## 6.1 Section

The generated file of assembler consists of several sections whose content is determined by the assembler input. Section containing code is aligned to 2-byte boundary. Section containing data is aligned so that the alignment requirements of the data contained in the section is preserved.
Chapter 6. Assembly syntax and directives

6.2 Input line lengths

The assembler may limit input lines, but such a limit must be at least 2100 characters in length. This gives compiler the ability to construct an expression containing a symbol of maximum supported length (2048 bytes) and a data-allocation pseudo-instruction. For example.

```
.long longsymbol
```

The assembler is allowed to support longer lines. If the assembler imposes a limit on the length of an input line, the assembler must issue a diagnostic if that limit approached.

6.3 Syntax

An assembly source file contains a list of one or more assembler statements. Each statement is terminated with a newline character or a “;” character except that it appears within string literal or comment. Empty statements (i.e. blank lines) would be ignored.

Each statement consists of zero or more labels, at most one mnemonic, with the remainder of the statement being arguments specific to the mnemonic.

Labels are symbols that are followed by a “:”. Temporary labels are allowed and are indicated by a non-zero digit (1–9) instead of a symbol. Duplicate temporary labels are allowed and references to them are resolved by searching for the nearest source line with the label. References to temporary labels must have a “b” or “f” suffix appended to the digit to indicate which direction to search.

Labels that begin with “.” (period) are considered local labels. The assembler does not include these symbols in the symbol table of the generated object file. Memmonics fall into three categories: instructions, pseudo-instructions, and directives. Instruction memmonics map one-to-one into an T-HEAD 800 Series CPU opcode. Pseudo-instructions map into sequences of T-HEAD 800 Series CPU opcodes. Directives always start with a “.” and are used to control the assembly and allocate data areas. All memonics are case sensitive and must be specified in lower case.

White space in assembly source files is ignored except as a separator between memonics and when embedded within string literals or character constants. Multiple white space characters are functionally equivalent to a single white space character except within literals and character constants.

Comment in assembly file is indicated by several styles as follows.

- “/" sequence indicates a comment reaching to the end of the line.
- “#” character, when not part of a valid preprocessing directive, indicates a comment reaching to the end of the line.

Comments are terminated only by the end of the line. The “;” character does not terminate comment. A multi-line comment, e.g. “/\* */”, is not supported since most assemblers are inherently line oriented.

Comments can never begin or end within a string literal or character constant.
Chapter 6. Assembly syntax and directives

6.3.1 Preprocessing

The assembler is not required to provide macro preprocessing. This functionality can be provided by existing preprocessors that conform to the ANSI standard. If the assembler does provide preprocessing, then it must conform to the “C” language preprocessing standard and the following paragraph does not apply. An assembler command line option will enable the following behavior. Any line with a “#” character in the first column is assumed to be line and file information from the preprocessor. The assembler must use this information in error messages. This allows a programmer to relate an error back to the line and file of the original source file before preprocessing. The file and line information from the preprocessor is in the form:

```
# number " filename 
```

Any other preprocessor lines that do not match this form are ignored by treating them as comments.

6.3.2 Symbols

Symbols must begin with a character in the set: \( a-z, A-Z, \) . (period), or \( _ \) (underscore). The remaining characters in a symbol may be in that set plus the digits 0–9. Symbols are case sensitive and all characters in the symbol are significant. Symbols may be limited in length but that limit must be at least 2048 characters. If there is a limit on symbol length, symbols that exceed the limit must cause an error message to be emitted.

Silent truncation of long symbols is undesirable. This is intended to avoid silent errors where two long symbols differ only at some point after the tools have stopped keeping track of significant characters. The “$” character is not allowed in a symbol name because it is not a universally supported character on non-U.S. keyboards.

The special symbols created by temporary labels can only be referenced within a single source file. These references must consist of a single digit followed by a “b” or “f” to indicate the direction of the nearest matching label. The “.” symbol will always indicate the current location within the current section at the start of the current statement. Thus:

```
movi r3,15
br .
br .
```

results in three instructions, two of which branch to themselves. The “.” symbol is used instead of “*” because it avoids conflicts with “*” as a multiply operator.

6.3.3 Constants

The same constants and lexical expression of constants that are available in C are allowed in the assembly. This includes hex, octal, decimal, float, double, character, and strings. Both character and string constants have characters, “” and “” respectively, to delimit them. Multiple characters within character constant are each treated like a base 256 number. e.g. ‘1234’ equals 0x31323334.

The syntax of constants is chosen to be familiar to C programmers. The use of special characters in the syntax for constants must be avoided as they are used in expressions. In addition, the “$” character is not a universally supported character on non-U.S. keyboards.
6.3.4 Expressions

Addition, subtraction, multiplication, division, modulus, logical anding, inclusive oring, exclusive oring, negating, complementing, and shifting operations are supported by the assembler for the generation of constants or relocatable expressions in the argument portion of a statement. These operations have the semantics and precedence of their equivalent C language operations. Parenthesis can be used to force particular bindings of operations. All operations are done as if on 32-bit unsigned values. The syntax of expressions is chosen to be familiar to C programmers.

Expressions can involve more than one relocatable value as long as the assembler can resolve the expression to remove all or all but one of the relocatable values. For example, the difference between two labels in the same section reduces to an assemble time constant.

Relocatable expressions must evaluate down to a possibly-zero offset from a relocatable address. The linker is not required to provide the ability to store the value “5 times the value of this relocatable symbol”.

6.3.5 Operators and Precedence

Table 6.1 shows the operators available to the assembly programmer. The table is arranged in order of precedence; the higher precedence operators appear earlier in the table. These are the same operators used in the C language.

<table>
<thead>
<tr>
<th>Assembly Expression Operators</th>
<th>Precedence</th>
</tr>
</thead>
<tbody>
<tr>
<td>-</td>
<td>1</td>
</tr>
<tr>
<td>~</td>
<td>1</td>
</tr>
<tr>
<td>*</td>
<td>2</td>
</tr>
<tr>
<td>/</td>
<td>2</td>
</tr>
<tr>
<td>%</td>
<td>3</td>
</tr>
<tr>
<td>+</td>
<td>3</td>
</tr>
<tr>
<td>-</td>
<td>4</td>
</tr>
<tr>
<td>&lt;&lt;</td>
<td>4</td>
</tr>
<tr>
<td>&gt;&gt;</td>
<td>5</td>
</tr>
<tr>
<td>&amp;</td>
<td>5</td>
</tr>
<tr>
<td>^</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Operations may be grouped with parentheses to force a particular precedence.
6.3.6 Instruction Memonics

The instruction opcode mnemonics are listed in the T-HEAD 800 Series CPU Reference Manual.

6.3.7 Instruction Arguments

Register arguments within the argument portion of a statement are indicated by the character, “r” or “R” followed by the register number (0 through 15). Register 0 (r0) can also be specified as “sp”.

Instructions that use the PC relative indirect addressing (lrw, jsri, jmpi) take two argument syntaxes. The first syntax is of the form:

```
lrw r0, 0x12345678
lrw r1, 0x4321
lrw r2, 0x4321
lrw r3, 0x4321
```

The assembler collects these argument values into a literal table, possibly allowing several instructions to reuse the same slot, and emit them at an appropriate point in the output. Such a point may be after the nearest unconditional branch. In some situations, such a location might not arise before the span of the lrw/jsri/jmpi instruction is exhausted. In such cases, the assembler must spill the literal table before the span is exhausted and provide a branch around the literal table.

The assembler provides a mechanism that allows the user to force a dump of the currently outstanding literals by using the .literals pseudo-instruction. Any literals that have not yet been emitted are emitted when this directive is encountered. When the assembler input is exhausted, the assembler emits any literals that have not yet been emitted, as if a .literals pseudo-instruction was appended to the assembly source.

**NOTE**

The assembler is allowed, but not required, to attempt to optimize code size by doing “optimal” literal placement. This interacts with the expansion of jbt and jbf pseudo-operations. Also, if literals must be output after an instruction that is not an unconditional transfer of control, the assembler must insure that a branch around the literal table is also generated.

The second form uses a [label] notation for the literal. In this case, the supplied argument is the label of the address containing the value to be loaded. This gives the assembler programmer complete control over the placement and sharing of literals.

```
rw r0, [lit0]
lrw r1, [lit1]
lrw r2, [lit1]
lrw r3, [lit1]
...
.align 4
Lit0: .long 0x12345678
Lit1: .long 0x4321
```

**NOTE**
The user is responsible for insuring that the specified label is 4-byte aligned when using the [label] literal syntax. The T-HEAD 800 Series CPU instruction set does not directly support position independent code, so it is up to the assembler programmer or compiler to synthesize PC-relative branches and subroutine calls. To help support this, a 32-bit PC relative argument type is allowed and is indicated by an expression that is evaluated as a delta from \( \text{pc} \). Any symbols in the expression must be within the same section as the instruction so the assembler can resolve it to a constant offset. This can be done in the following manner (assuming r1 and r15 are available):

```
bsr .+2
lrw r1,symbol-.
add r1,r15
jsr r1
...
symbol: subi r0,12
```

### 6.4 Assembler directives

Assembler directives are used to control the assembly of the source code as well as reserving and/or initializing areas for data. All assembler directive mnemonics begin with a \( .\) .

Only the .align, .comm, and .lcomm directives align the location counter to a known boundary. All other mnemonics, including .long, do not imply alignment. It is up to the assembler programmer or compiler to explicitly align these locations to avoid runtime misalignment faults. For operations that specify alignment values (e.g., .align, .comm, and .lcomm), the value specified is \( \log_2 \) of the alignment. For example, the value \( 3 \) specifies 8-byte alignment.

All data values emitted by assembler directives will be in big-endian order. This alignment behavior is needed to support packed data structures. Packed data structures explicitly allow misaligned fundamental types to save data space at the expense of additional code to pack and unpack the structures. Note that the ABI does not specify how a user expresses such misaligned references at the C source level. The directive syntax in this manual uses \( [\ ] \) and \( {\ } \) to indicate an optional field. The \( [\ ] \) and \( {\ } \) syntax indicates zero or more repetitions of a field.

#### 6.4.1 .align abs-exp [, abs-exp]

Aligns the location counter to the boundary indicated by the first constant expression. The integral alignment argument is \( \log_2 \) of the alignment, e.g. the value \( 3 \) specifies 8-byte alignment. Negative alignment values are treated as zero, indicating 1-byte alignment.

The second, optional expression is the value to be filled into the bytes between the old location and new location. If unspecified, the bytes will be filled with zeros.

**NOTE**

The maximum alignment allowed is not constrained by the assembler. But in order for the assembler to be able to resolve expressions between symbols in the section, the linker must guarantee that the resulting section will be aligned to the largest alignment required within the section. This can be true for every loadable section from every source file, so large alignments should be used conservatively to avoid large gaps in the final load image.
6.4.2 `.ascii “string” {, “string” }

Reserves and initializes space for one or more strings given. Each assembled string will not be null-terminated and will fill consecutive addresses. No alignment is implied.

6.4.3 `.asciz “string” {, “string” }

Same as `.ascii except the strings will be null terminated.

6.4.4 `.byte exp {, exp}

Assembles consecutive bytes with the one or more values given by the expression(s). No alignment is implied. Values larger than eight bits are truncated to fit into eight bits. This also generates a warning diagnostic.

6.4.5 `.comm symbol, length [, align]

Declares an area of length bytes in the .bss section that will be shared by different files. If another file declares a longer length, then the length will be the maximum of all the declared lengths. The alignment, if specified, is log2 of the alignment. The value “3” specifies 8-byte alignment. The units are the same as in the `.align directive. If no alignment is specified, the assembler will naturally align the symbol according to the largest natural type that can be contained in an entity of that size. Entities of eight bytes and larger are 8-byte aligned, entities of four bytes are 4-byte aligned, entities of two and three bytes are 2-byte aligned, single-byte entities are 1-byte aligned.

6.4.6 `.data

Equivalent to:

```
.section .data," RW"
```

6.4.7 `.double float {, float}

Assembles floating point values into IEEE 64-bit floating point numbers. The numbers will be consecutive and no alignment is implied.

6.4.8 `.equ symbol, expression

Sets the value of the symbol to the expression. If the expression value cannot be resolved to an absolute or relocatable value after all assembler passes are complete, the assembly will be aborted with an error.
6.4.9 .export symbol {, symbol}

Causes the symbol to appear in the emitted symbol table in the resulting object file. The symbol may be defined within the file or it may be defined within an external file.

6.4.10 .fill count [, size [, value]]

Emits count copies of the value given. Only the least significant size bytes of value are replicated. The size must be a value ranging from one through eight; the default size is one byte. The default value is zero. All three arguments are integral absolute expressions.

6.4.11 .float float {, float}

Assembles floating point values into IEEE 32-bit floating point numbers. The numbers will be consecutive and no alignment is implied.

6.4.12 .ident “string”

Places the string in the .comment section of the object file reserved for identification purposes. This is used for version tracking and source-to-binary audit trails.

6.4.13 .import symbol {, symbol}

Indicates that the symbols are defined externally from this file. All undefined symbols that are not declared as imported will cause a warning message to be issued by the assembler. Symbols that have been declared external but are not referenced should not appear in the symbol table of the emitted object file.

6.4.14 .literals

Causes the assembler’s accumulated literal table for the jmpi, jsri, and lrw instructions for the current section to be emitted. Can be used by the assembler programmer to flush literal tables at the exact point desired.

6.4.15 .lcomm symbol, length [, alignment]

Reserve length bytes for a named local common area in the .bss section. The allocations of symbols in the .bss section will be in the same order as the .lcomm statements in the source file.

**NOTE**

Preserving the allocation order allows the compiler to use fixed offsets from a bss pointer to access several related variables. The optional alignment value is log2 of the desired alignment; a value of “3” specifies eight byte alignment. If no alignment is specified, the assembler will naturally align the symbol according to the largest natural type that can be contained in an entity of that size. Entities of eight bytes and larger are 8-byte aligned, entities of four bytes are 4-byte aligned, entities of two and three bytes are 2-byte aligned, single-byte entities are 1-byte aligned.
6.4.16 **.long exp {, exp}**

Emits four byte values consecutively.

6.4.17 **.section name [, “attributes” ]**

Assemble subsequent statements onto the end of the named section. Section names obey the same syntax as symbol names. The attributes supported are the access permissions (read, write, and execute) and the allocation bits (yes or no). Permissions and allocation are indicated by any combination of the letters RWXANrwxaan with no separators between them. The attributes are specified as a quoted string. The attribute characters are explained in Table 6.2.

![Table 6.2: CKCORE Section Attribute Encodings](image)

<table>
<thead>
<tr>
<th>Section Attribute Encodings</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>R or r</td>
<td>Section is to be readable.</td>
</tr>
<tr>
<td>W or w</td>
<td>Section is to be writable.</td>
</tr>
<tr>
<td>X or x</td>
<td>Section contains executable code.</td>
</tr>
<tr>
<td>A or a</td>
<td>Section is to be allocated in the loaded image</td>
</tr>
<tr>
<td>N or n</td>
<td>Section is NOT to be allocated in the loaded image</td>
</tr>
</tbody>
</table>

A missing attribute list indicates that the section should have all permissions (RWX) and address space will be allocated in the load map. An empty attribute list (e.g., an empty quoted string) specifies an allocated but inaccessible section.

A missing attribute list generates the default permissions.

Multiple specifications of a section take the attributes from the first specification of the section.

```
.section sectionname, ” RX ”
.section sectionname, ” RW ”
```

The RW attribute is ignored and the section sectionname will have read and execute permissions.

6.4.18 **.short exp {, exp}**

Emits two byte values consecutively.

6.4.19 **.text**

Equivalent to:

```
.section.text, ” RX ”
```
6.4.20  **.weak symbol [, symbol]**

Specify a weak external symbol definition. If symbol is not otherwise defined at link time, it has the value zero. Multiple symbols can be specified on the same line.

The assembler also supports several pseudo-instructions which are expanded into one or more machine instructions.

Some pseudo-instructions are used to delay selection of instructions until relative addresses are resolved. For example, a smaller relative branch instruction could be emitted instead of a larger absolute jump instruction if the decision is delayed until the branch distance is known.

Some pseudo-instructions are for the assembler programmers convenience. For example, the “clear the condition bit” (clrc) instruction is another mnemonic for a compare of r0 being not equal to r0. Also, the mnemonics for the load/store instructions (ldb, ldh, ldw, stb, sth, stw) have alternate forms (ld.b, ld.h, ld.w, st.b, st.h, st.w). Other pseudo-instructions are used to get CSKY V2 compatible with V1, for example, “movt” does exist in V2.0 instruction set, but can be replaced by “inct”.

### 6.5 Pseudo-Instructions

The assembler also supports several pseudo-instructions (as showed in Table 6.3) which are expanded into one or more machine instructions.

Some pseudo-instructions are used to delay selection of instructions until relative addresses are resolved. For example, a smaller relative branch instruction could be emitted instead of a larger absolute jump instruction if the decision is delayed until the branch distance is known.

Some pseudo-instructions are for the assembler programmers convenience. For example, the “clear the condition bit” (clrc) instruction is another mnemonic for a compare of r0 being not equal to r0. Also, the mnemonics for the load/store instructions (ldb, ldh, ldw, stb, sth, stw) have alternate forms (ld.b, ld.h, ld.w, st.b, st.h, st.w). Other pseudo-instructions are used to get CSKY V2 compatible with V1, for example, “movt” does exist in V2.0 instruction set, but can be replaced by “inct”.

<table>
<thead>
<tr>
<th>Pseudo</th>
<th>opcode</th>
<th>description</th>
<th>CPU</th>
</tr>
</thead>
<tbody>
<tr>
<td>clrc</td>
<td>cmpne r0,r0</td>
<td>clear the C bit</td>
<td>all</td>
</tr>
<tr>
<td>cmplei rd, n</td>
<td>cmplti rd, n+1</td>
<td>checking if rd is less than or equal n of signed type.</td>
<td>all</td>
</tr>
<tr>
<td>cmpls rd, rs</td>
<td>cmphs rs, rd</td>
<td>checking if rd is less than rs of unsigned type.</td>
<td>all</td>
</tr>
<tr>
<td>cmpgt rd, rs</td>
<td>cmplt rs, rd</td>
<td>checking if rd is greater than rs of unsigned type.</td>
<td>all</td>
</tr>
<tr>
<td>jbsr label</td>
<td>abiv1:</td>
<td>jump to sub-routine</td>
<td>all</td>
</tr>
<tr>
<td></td>
<td>bsr label</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>or</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>jsrl label</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>abiv2:</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>bsr label</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 6.3: CSKY V2 Pseudo Instructions

continues on next page
Table 6.3 – continued from previous page

<table>
<thead>
<tr>
<th>Pesudo</th>
<th>opcode</th>
<th>description</th>
<th>CPU</th>
</tr>
</thead>
<tbody>
<tr>
<td>jbr label</td>
<td>abiv1: br label or jmpi label abiv2: br label</td>
<td>unconditional jump</td>
<td>all</td>
</tr>
<tr>
<td>jbf label</td>
<td>abiv1: bf label or bt 1f jmpi label 1:... abiv2: bf label(16/32 bits) or bt 1f (16 bits) br/jmpi label(32 bits) 1:...</td>
<td>jump to the specified sub-procedure if C bit is zero</td>
<td>all</td>
</tr>
<tr>
<td>jbt label</td>
<td>abiv1: bt label or bf 1f jmpi label 1:... abiv2: bt label(16/32 bits) or bf 1f(16 bits) br/jmpi label(32 bits) 1:...</td>
<td>jump when C bit is one</td>
<td>all</td>
</tr>
<tr>
<td>rts</td>
<td>jmp r15</td>
<td>return from sub-procedure</td>
<td>all</td>
</tr>
<tr>
<td>neg rd</td>
<td>abiv1: rsubi rd,0 abiv2: not rd, rd addi rd, 1</td>
<td>negate the specified number</td>
<td>all</td>
</tr>
<tr>
<td>rotlc rd,1</td>
<td>addc rd,rd</td>
<td>addition with carry bit</td>
<td>all</td>
</tr>
<tr>
<td>rotri rd,imm</td>
<td>roti rd,32-imm</td>
<td>circlly rotate immediate</td>
<td>all</td>
</tr>
<tr>
<td>setc</td>
<td>cmphs r0,r0</td>
<td>set the C bit</td>
<td>all</td>
</tr>
<tr>
<td>tstle rd</td>
<td>cmplti rd,1</td>
<td>checking on if value isn’t positive</td>
<td>all</td>
</tr>
</tbody>
</table>

continues on next page
<table>
<thead>
<tr>
<th>Table 6.3 – continued from previous page</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Pseudo</strong></td>
</tr>
<tr>
<td>tstlt rd</td>
</tr>
<tr>
<td>tstne rd</td>
</tr>
<tr>
<td>bgeni rz,imm</td>
</tr>
<tr>
<td>ldq r4-r7,(rx)</td>
</tr>
<tr>
<td>stq r4-r7,(rx)</td>
</tr>
<tr>
<td>mov rz,rz</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>movf rz,rx</td>
</tr>
<tr>
<td>movt rz,rx</td>
</tr>
<tr>
<td>not rz,rx</td>
</tr>
<tr>
<td>rsub rz,ry</td>
</tr>
<tr>
<td>rsubi rz,ry</td>
</tr>
<tr>
<td>sextb rz,rx</td>
</tr>
<tr>
<td>sexth rz,rx</td>
</tr>
<tr>
<td>zextb rz,rx</td>
</tr>
<tr>
<td>zexth rz,rx</td>
</tr>
<tr>
<td>lrw rz,imm32</td>
</tr>
<tr>
<td>jbez rx,label</td>
</tr>
<tr>
<td>jbnex rx,label</td>
</tr>
</tbody>
</table>

continues on next page
<table>
<thead>
<tr>
<th>Pesudo</th>
<th>opcode</th>
<th>description</th>
<th>CPU</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>jbhz</code> <code>rx</code>, <code>label</code></td>
<td><code>bhz </code> <code>rx</code>, <code>label</code> or <code>blsz</code> <code>rx</code>, <code>1f</code> or <code>br/jmpi label(32 bits)</code> <code>l:</code></td>
<td>jump to sub-procedure if <code>rx &gt; 0</code></td>
<td>v2.0</td>
</tr>
<tr>
<td><code>jblsz</code> <code>rx</code>, <code>label</code></td>
<td><code>blsz</code> <code>rx</code>, <code>label</code> or <code>bhz</code> <code>rx</code>, <code>1f</code> or <code>br/jmpi label(32 bits)</code> <code>l:</code></td>
<td>jump to sub-procedure if <code>rx &lt;= 0</code></td>
<td>v2.0</td>
</tr>
<tr>
<td><code>jb</code> <code>rz</code>, <code>label</code></td>
<td><code>blz</code> <code>rz</code>, <code>label</code> or <code>bhsz</code> <code>rz</code>, <code>1f</code> or <code>br/jmpi label(32 bits)</code> <code>l:</code></td>
<td>jump to sub-procedure if <code>rz &lt; 0</code></td>
<td>v2.0</td>
</tr>
<tr>
<td><code>jbsz</code> <code>rz</code>, <code>label</code></td>
<td><code>bhsz</code> <code>rz</code>, <code>label</code> or <code>blz</code> <code>rz</code>, <code>1f</code> or <code>br/jmpi label(32 bits)</code> <code>l:</code></td>
<td>jump to sub-procedure if <code>rz &gt;= 0</code></td>
<td>v2.0</td>
</tr>
</tbody>
</table>